|
马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。
您需要 登录 才可以下载或查看,没有账号?注册
x
1.2 – 1.5 + M instances flat design for 0.13um process
ABSTRACT
This paper will highlight the benefits of using a flat design methodology for place and route. The technical challenges of a flat design methodology will be addressed on a 1.2 – 1.5 Million instances design in a .13um TSMC process. Using a flat design methodology might help to improve turn around time (TAT) and the quality of results (QOR) in the area of timing closure related to block sizing, cross-talk between blocks, and time budgeting in blocks. We will also provide statistics on CPU usage, and runtimes, on this particular size of design in a flat methodology as well as how JXT, PC, Astro and PT tools were utilized in a flat design. |
|