|  | 
 
| 
 
本帖最后由 chasing 于 2010-10-30 10:11 编辑
×
马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。
您需要 登录 才可以下载或查看,没有账号?注册  
 这本书详细介绍了时序分析方法,被誉为时序分析的圣经,是国外许多高校的必修课程。
 
 
  eetop.cn_Timing (2010 chasing).part1.rar
            
            (4 MB , 下载次数:
                3075 ) 
  eetop.cn_Timing (2010 chasing).part2.rar
            
            (1.28 MB , 下载次数:
                2791 ) 1. PREDUCTION/INTROFACE
 
 2. A QUICK OVERVIEW OF CIRCUIT SIMULATION
 Introduction
 Formulation of circuit equations
 Examples of equation formulation by inspection
 Solution of nonlinear equations
 Solution of differential equations
 Putting it all together
 A primer on solving systems of linear equations
 Summary
 
 3. FREQUENCY-DOMAIN ANALYSIS OF LINEAR SYSTEMS
 Introduction
 Interconnect modeling
 Typical interconnect structures
 The Elmore delay metric
 Asymptotic waveform evaluation
 Krylov subspace-based methods
 Fast delay metrics
 Realizable circuit reduction
 Summary
 
 4. TIMING ANALYSIS FOR A COMBINATIONAL STAGE
 Introduction
 Identifying a logic stage
 Delay calculation under purely capacitive loads
 Effective capacitance: Delays under RC loads
 Capacitive coupling effects
 Summary
 viii TIMING
 
 5. TIMING ANALYSIS FOR COMBINATIONAL CIRCUITS
 Introduction
 Representation of combinational and sequential circuits
 False paths
 Finding the most critical paths
 Summary
 
 6. STATISTICAL STATIC TIMING ANALYSIS
 Modeling parameter variations
 Early work on statistical STA
 Statistical STA in the absence of spatial correlation
 Statistical STA under spatial correlations
 Summary
 7. TIMING ANALYSIS FOR SEQUENTIAL CIRCUITS
 Introduction
 Modeling parameter variations
 Early work on statistical STA
 Statistical STA in the absence of spatial correlation
 Statistical STA under spatial correlations
 Summary
 Introduction
 Clocking disciplines: Edge-triggered circuits
 Clocking disciplines: Level-clocked circuits
 Clock schedule optimization for level-clocked circuits
 Timing analysis of domino logic
 Summary
 
 8. TRANSISTOR-LEVEL COMBINATIONAL TIMING OPTIMIZATION
 Introduction
 Transistor sizing
 The TILOS algorithm
 Transistor sizing using convex programming
 Lagrangian multiplier approaches
 Timing budget based optimization
 Generalized posynomial delay models for transistor sizing
 Dual optimization
 Resolving short path violations
 Summary
 
 9. CLOCKING AND CLOCK SKEW OPTIMIZATION
 Accidental and deliberate clock skew
 Clock network construction
 Clock skew optimization
 Clock skew optimization with transistor sizing
 Timing analysis of sequential circuits for skew scheduling
 Wave pipelining issues
 Deliberate skews for peak current reduction
 Summary
 
 10. RETIMING
 Contents ix
 Introduction to retiming
 A broad overview of research on retiming
 Modeling and assumptions for retiming
 Minimum period optimization of edge-triggered circuits
 Minimum area retiming of edge-triggered circuits
 Minimum period retiming of level-clocked circuits
 Minimum area retiming of level-clocked circuits
 Summary
 
 11. CONCLUSION
 Appendices
 A–Closed-form formulæ for the roots of cubic and quartic equations
 A.1
 A.2
 Cubic equations
 Quartic equations
 B–A Gaussian approximation of the PDF of the maximum of two
 Gaussians
 C–On the convexity of the generalized posynomial formulation for
 transistor sizing
 References
 Index
 Proof of convexity
 Relation of a generalized posynomial program to a posynomial program
 | 
 |