|
马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。
您需要 登录 才可以下载或查看,没有账号?注册
x
抱错如下:
ERRORlace:293 - The following 2 components are required to be placed in a specific
relative placement form. The required relative coordinates in the RPM grid (that can be
seen in the FPGA Editor) are shown in brackets next to the component names. Due to
placement constraints it is impossible to place the components in the required form.
ERRORlace:645 - A clock IOB clock component is not placed at an optimal clock
IOB site. The clock IOB component <CLK_61M_W> is placed at site <IOB_X1Y103>.
The clock IO site can use the fast path between the IO and the Clock
buffer/GCLK if the IOB is placed in the master Clock IOB Site. If this sub
optimal condition is acceptable for this design, you may use the
CLOCK_DEDICATED_ROUTE constraint in the .ucf file to demote this message to a
WARNING and allow your design to continue. However, the use of this override
is highly discouraged as it may lead to very poor timing results. It is
recommended that this error condition be corrected in the design. A list of
all the COMP.PINs used in this clock placement rule is listed below. These
examples can be used directly in the .ucf file to override this clock rule.
< NET "CLK_61M_W" CLOCK_DEDICATED_ROUTE = FALSE; >
ERRORack:1654 - The timing-driven placement phase encountered an error.
根据抱错的提示,在UCF文件中加入了NET "CLK_61M_W" CLOCK_DEDICATED_ROUTE = FALSE; 约束语句,但是还是有错误的呀,求各位指导一下
软件版的版本是12.4 m8.1
求讨论,求指导,小弟菜鸟一只,刚刚入门呀。 |
|