在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 3902|回复: 7

08年新书 Design.of.Cost.Efficient.Interconnect.Processing.Units.Spidergon.STNoC

[复制链接]
发表于 2009-1-22 16:26:32 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
About the Book
Streamlined Design Solutions Specifically for NoC
To solve critical network-on-chip (NoC) architecture and design problems related to structure, performance and modularity, engineers generally rely on guidance from the abundance of literature about better-understood system-level interconnection networks. However, on-chip networks present several distinct challenges that require novel and specialized solutions not found in the tried-and-true system-level techniques.

A Balanced Analysis of NoC Architecture
As the first detailed description of the commercial Spidergon STNoC architecture, Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC examines the highly regarded, cost-cutting technology that is set to replace well-known shared bus architectures, such as STBus, for demanding multiprocessor system-on-chip (SoC) applications. Employing a balanced, well-organized structure, simple teaching methods, numerous illustrations, and easy-to-understand examples, the authors explain:


how the SoC and NoC technology works 
why developers designed it the way they did 
the system-level design methodology and tools used to configure the Spidergon STNoC architecture 
differences in cost structure between NoCs and system-level networks 
From professionals in computer sciences, electrical engineering, and other related fields, to semiconductor vendors and investors – all readers will appreciate the encyclopedic treatment of background NoC information ranging from CMPs to the basics of interconnection networks. The text introduces innovative system-level design methodology and tools for efficient design space exploration and topology selection. It also provides a wealth of key theoretical and practical MPSoC and NoC topics, such as technological deep sub-micron effects, homogeneous and heterogeneous processor architectures, multicore SoC, interconnect processing units, generic NoC components, and embeddings of common communication patterns. 

An Arsenal of Practical Learning Tools at Your Disposal
The book features a complimentary CD-ROM for practical training on NoC modeling and design-space exploration. It incorporates the award-winning System C-based On-Chip Communication Network (OCCN) environment, the only open-source network modeling and simulation framework currently available. With its consistent, comprehensive overview of the state of the art – and future trends – of NoC design, this indispensible text can help readers harness the value within the vast and ever-changing world of network-on-chip technology.

Table of Contents
Towards Multicores: Technology and Software Complexity. On-Chip Bus vs Network-on-Chip. NoC Topology. The Spidergon STNoC. SoC and NoC Design Methodology and Tools. Conclusions and Future Work.

CRC.Design.of.Cost.Efficient.Interconnect.Processing.Units.Spidergon.STNoC.Sep.2008.rar

4.1 MB, 下载次数: 85 , 下载积分: 资产 -3 信元, 下载支出 3 信元

发表于 2009-1-22 17:59:13 | 显示全部楼层
good!
发表于 2009-1-24 14:26:27 | 显示全部楼层
thanks
发表于 2009-5-25 22:21:05 | 显示全部楼层
kankan!!!!!!!!!!!!!!!
发表于 2009-6-24 21:29:48 | 显示全部楼层
好书顶起
发表于 2009-8-17 10:41:05 | 显示全部楼层
支持分享!
发表于 2010-9-17 12:10:21 | 显示全部楼层
好书啊~
发表于 2010-10-24 02:51:47 | 显示全部楼层
回复 1# yimingxn


   thx
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /1 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-19 20:34 , Processed in 0.022805 second(s), 9 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表