|
马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。
您需要 登录 才可以下载或查看,没有账号?注册
x
RTL模型与逻辑电路有明确的对应关系
RTL描述是可以表示为一个有限状态机或是一个可以在一个预定的时钟周期边界上进行寄存器传输的更一般的时序状态机.下面是原文:
Dataflow models of combinational logic describe concurrent operations on signals ,usually in a synchronous machine ,where computations are initiated at the active edges of a clock and are completed in time to be stored in a register at the next active edge. Dataflow models of synchronous machines are also referred to as RTL models, because they describe register activity in a synchronous machine. RTL models are written for a specific architecture ---that is ,the registers,datapaths,machine operations and their schedule a known a prior.
--------from "Advanced Digital Design with the Verilog HDL" by Micheal D. Clietti
那么行为级呢? |
|