|
马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。
您需要 登录 才可以下载或查看,没有账号?注册
x
本帖最后由 hi_china59 于 2014-4-11 16:27 编辑
http://web.engr.oregonstate.edu/~hanumolu/PAPERS/
ftp://50.43.44.162/disk1/jamdata/backup/mydisk/libs/eelibrary/plldllcdr/analysis/
Pavan Kumar Hanumolu Publications
He joined University of Illinois
High-Speed Links
M. Brownlee, P. Hanumolu, K. Mayaram,and U. Moon, "A 0.5 to 2.5-GHz PLL with fully differential supply regulated tuning," IEEE J. Solid-State Circuits, pp. 2720-2728, Dec. 2006.
P. Hanumolu, M. Kim, G. Wei, and U. Moon, "A 1.6Gbps digital clock and data recovery circuit," IEEE Custom Int. Circuits Conf., pp. 603-606, Sep. 2006.
P. Hanumolu, G. Wei, and U. Moon, "A wide tracking range 0.2-4Gbps clock and data recovery circuit," IEEE Symp. VLSI Circuits, pp. 88-89, Jun. 2006.
P. Hanumolu, V. Kratyuk, G. Wei, and U. Moon, "A sub-picosecond resolution 0.5-1.5GHz digital-to-phase converter," IEEE Symp. VLSI Circuits, pp. 92-93, Jun. 2006.
V. Kratyuk, P. Hanumolu, K. Ok, K. Mayaram, and U. Moon, "A digital PLL with a stochastic time-to-digital converter," IEEE Symp. VLSI Circuits, pp. 38-39, Jun. 2006.
M. Brownlee, P. Hanumolu, K. Mayaram,and U. Moon, "A 0.5 to 2.5GHz PLL with fully differential supply-regulated tuning," IEEE Int. Solid-State Circuits Conf., pp. 588-589, Feb. 2006.
P. Hanumolu, G. Wei, and U. Moon, "Equalizers for high-speed serial links," Int. J. High Speed Elec. Syst., vol. 15, no. 2, pp. 429-458, Jun. 2005.
P. Hanumolu, M. Brownlee, K. Mayaram, and U. Moon, "Analysis of charge-pump phased-locked loops," IEEE Trans. Circuits Syst. I, pp. 1665-1674, Sep. 2004.
P. Hanumolu, B. Casper, R. Mooney, G. Wei, and U. Moon, "Analysis of PLL clock jitter in high-speed serial links," IEEE Trans. Circuits Syst. II, pp. 879-886, Nov. 2003.
M. Brownlee, P. Hanumolu, U. Moon, and K. Mayaram, "The effect of power supply noise on ring oscillator phase noise," IEEE Northeast Workshop Circuits Syst., pp. 225-228, Jun. 2004.
P. Hanumolu, B. Casper, R. Mooney, G. Wei, and U. Moon, "Jitter in high-speed serial and parallel links," IEEE Int. Symp. Circuits Syst., vol. IV, pp. 425-428, May 2004.
Data Converters
G. Ahn, P. Hanumolu, M. Kim, S. Takeuchi, T. Sugimoto, K. Hamashita, K. Takasuka, G. Temes, and U. Moon, "A 12b 10MS/s pipelined ADC using reference scaling," IEEE Symp. VLSI Circuits, pp. 272-273, Jun. 2006.
M. Kim, G. Ahn, P. Hanumolu, S. Lee, S. Kim, S. You, J. Kim, G. Temes, and U. Moon, "A 0.9V 92dB double-sampled switched-RC delta-sigma audio ADC," IEEE Symp. VLSI Circuits, pp. 200-201, Jun. 2006.
M. Kim, P. Hanumolu, and U. Moon, "A 10MS/s 11-b 0.19mm2 algorithmic ADC with improved clocking," IEEE Symp. VLSI Circuits, pp. 60-61, Jun. 2006.
Filters
P. Kurahashi, P. Hanumolu, G. Temes, and U. Moon, "A 0.6V highly linear Switched-R-MOSFET-C filter," IEEE Custom Int. Circuits Conf., pp. 833-836, Sep. 2006.
G. Vemulapalli, P. Hanumolu, Y. Kook, and U. Moon, "A 0.8V, accurately tuned, linear continuous-time filter," IEEE J. Solid-State Circuits, pp. 1972-1977, Sep. 2005.
G. Vemulapalli, P. Hanumolu, and U. Moon, "A 0.8V accurately-tuned continuous-time filter," IEEE Custom Int. Circuits Conf., pp. 45-48, Oct. 2004.
Miscellaneous
V. Kratyuk, P. Hanumolu, U. Moon, and K. Mayaram, "A low spur fractional-N frequency synthesizer architecture," IEEE Int. Symp. Circuits Syst., pp. 2807-2810, May 2005.
T. Wu, P. Hanumolu, U. Moon, and K. Mayaram, "An FMDLL based dual-loop frequency synthesizer for 5GHz WLAN applications," IEEE Int. Symp. Circuits Syst., pp. 3986-3989, May 2005.
N. Talebbeydokhti, P Hanumolu, P. Kurahashi, and U. Moon, "Constant transconductance bias circuit with an on-chip resistor," IEEE Int. Symp. Circuits Syst., pp. 2857-2860, May 2006. |
|