在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 13887|回复: 77

[原创] Calibration Techniques for Time-Interleaved SAR AD Converters

[复制链接]
发表于 2013-3-22 22:14:13 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
Benefits of technology scaling and the flexibility of digital circuits favor the digital signal processing in many applications, placing additional burden to the Analog-to-digital con- verters (ADCs). This has created a need for energy-efficient ADCs in the GHz sampling frequency and moderate effective resolution range. A dominantly digital nature of successive approximation register (SAR) ADCs makes them a good candidate for an energy-efficient and scalable design, but its sequential operation limits its applicability in the GHz sampling range. Time-interleaving can be used to extend the efficiency of the SAR ADCs to the higher frequencies if the mismatches between the interleaved ADC channels can be handled in an efficient manner. New calibration techniques are proposed for time-interleaved SAR ADCs capable of cor- recting the gain, offset and timing mismatches, as well as the static nonlinearities of individ- ual ADC channels stemming from the capacitor mismatches. The techniques are based on introducing two additional calibration channels that are identical to all other time-interleaved channels and the use of the least mean square algorithm (LMS). The calibration of the chan- nel offset and gain mismatches, as well as the capacitor mismatches, is performed in the background using digital post-processing. The timing mismatches between channels are cor- rected using a mixed-signal feedback, where all calculations are performed in the digital do- main, but the actual timing correction is done in the analog domain by fine-tuning the edges of the sampling clocks. These calibration techniques enable a design of time-interleaved con- verters that use minimum-sized capacitors and operate in the thermal-noise-limited regime for maximum energy and area efficiency. The techniques are demonstrated on a time-interleaved converter that interleaves 24 channels designed in a 65nm CMOS technology. The ADC uses the smallest capacitor value of only 50aF, achieves 50.9dB SNDR at fs = 2.8GHz with the effective-resolution bandwidth higher than the Nyquist frequency, while consuming only 44.6 mW of power.

Calibration Techniques for Time-Interleaved SAR AD Converters.pdf

6.16 MB, 下载次数: 1175 , 下载积分: 资产 -3 信元, 下载支出 3 信元

sar

发表于 2013-3-23 11:34:13 | 显示全部楼层
我去。光有下载没有人顶啊。
发表于 2013-3-23 13:04:00 | 显示全部楼层
书还是文章?
 楼主| 发表于 2013-3-23 13:19:58 | 显示全部楼层
伯克利的一片2012年博士论文
 楼主| 发表于 2013-3-23 13:40:22 | 显示全部楼层
2013.04JSSC上刚发了他的文章

abbr_2dd11e16ce9a03a599d3a2de0b3b5ede.pdf

2.56 MB, 下载次数: 202 , 下载积分: 资产 -2 信元, 下载支出 2 信元

发表于 2013-3-23 16:10:31 | 显示全部楼层
test is test
发表于 2013-3-23 16:11:28 | 显示全部楼层
good paper
发表于 2013-3-23 16:38:02 | 显示全部楼层
不错呀!!我也来凑个热闹!!
发表于 2013-3-23 17:07:57 | 显示全部楼层
回复 1# amswu
发表于 2013-3-25 08:46:24 | 显示全部楼层
Good Reference!!!
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条

×

小黑屋| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-5-28 01:07 , Processed in 0.039579 second(s), 8 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表