在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
楼主: wuhuhusong

Verification Methodology Manual for SystemVerilog.

[复制链接]
发表于 2012-3-9 03:37:22 | 显示全部楼层
这个应该不错~~~
发表于 2012-3-9 10:42:31 | 显示全部楼层
d
发表于 2012-4-10 11:23:04 | 显示全部楼层
xie xie , kan kan
发表于 2012-4-12 14:54:45 | 显示全部楼层
謝謝分享
发表于 2012-4-13 11:21:27 | 显示全部楼层
感谢分享~
发表于 2012-4-20 14:39:11 | 显示全部楼层
-23

10#
发表于 2009-6-29 12:04 | 只看该作者
thanks
英特尔架构工程师很忙?也要关注英特尔在线业务部的官方微博!
发表于 2012-4-20 14:39:42 | 显示全部楼层
Functional verification remains one of the single biggest challenges in the development of complex system-on-chip (SoC) devices. Despite the introduction of successive new technologies, the gap between design capability and verification confidence continues to widen. The biggest problem is that these diverse new technologies have led to a proliferation of verification point tools, most with their own languages and methodologies. Fortunately, a solution is at hand. SystemVerilog is a unified language that serves both design and verification engineers by including RTL design constructs, assertions and a rich set of verification constructs. SystemVerilog is an industry standard that is well supported by a wide range of verification tools and platforms. A single language fosters the development of a unified simulation-based verification tool or platform. Consolidation of point tools into a unified platform and convergence to a unified language enable the development of a unified verification methodology that can be used on a wide range of SoC projects. ARM and Synopsys have worked together to define just such a methodology in the Verification Methodology Manual for SystemVerilog. This book is based upon best verification practices by ARM, Synopsys and their customers. Verification Methodology Manual for SystemVerilog is a blueprint for verification success, guiding SoC teams in building a reusable verification environment taking full advantage of design-for-verification techniques, constrained-random stimulus generation, coverage-driven verification, formal verification and other advanced technologies to help solve their current and future verification problems. This book is appropriate for anyone involved in the design or verification of a complex chip or anyone who would like to know more about the capabilities of SystemVerilog. Following the Verification Methodology Manual for SystemVerilog will give SoC development teams and project managers the confidence needed to tape out a complex design, secure in the knowledge that the chip will function correctly in the real world.
发表于 2012-4-20 14:58:50 | 显示全部楼层
回复 1# wuhuhusong
xiexie!楼主好人!
发表于 2012-5-10 23:48:26 | 显示全部楼层
谢谢,下了
发表于 2012-5-11 01:29:06 | 显示全部楼层
which methodology is better UVM or OVM or eVM??
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条

×

小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-28 12:51 , Processed in 0.020615 second(s), 6 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表