在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 5907|回复: 12

[讨论] 锁存器 时序分析

[复制链接]
发表于 2013-7-3 20:32:27 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
各位前辈:      触发器的时序分析 是 以时钟延为基准,那么锁存器的 建立时间 保持时间 怎么分析,以什么为基准?
 楼主| 发表于 2013-7-3 21:20:18 | 显示全部楼层
各位前辈:     
触发器的时序分析 是 以时钟沿为基准,那么锁存器的 建立时间 保持时间 怎么分析,以什么为基准?
发表于 2013-7-4 08:51:18 | 显示全部楼层
也是时钟沿,打开latch的lib看就知道了
发表于 2013-7-4 11:26:13 | 显示全部楼层
latch time borrowing, 同时说明了setup如何check,详见pt ug
QQ截图20130704112626.png If the data arrives at L2 before the opening edge of PH2 at time = 10 (Arrival a), the data for the next path from L2 to L3 gets launched by the opening edge of PH2 at time = 10, just as a synchronous flip-flop would operate. In this case, no time is borrowed from the second path. This timing requirement for L2 to L3 is labeled Setup 2a.
If the data arrives after the opening edge of PH2 (Arrival b), the first path (from L1 to L2) borrows time from the second path (from L2 to L3). In that case, the launch of data for the second path occurs not at the opening edge, but at the data arrival time at L2, at some time between the opening and closing edges of PH2. This timing requirement is labeled Setup 2b. When borrowing occurs, the path originates at the D pin rather than the G pin of L2.
For the first path (from L1 to L2), PrimeTime reports the setup slack as zero if borrowing occurs. The slack is positive if the data arrives before the opening edge at time=10, or negative (a violation) if the data arrives after the closing edge at time=20.



hold check
QQ截图20130704112650.png



To perform hold checking, PrimeTime considers the launch and capture edges relative to the setup check. It verifies that data launched at the startpoint does not reach the endpoint too quickly, thereby ensuring that data launched in the previous cycle is latched and not overwritten by the new data.
发表于 2013-7-4 16:53:24 | 显示全部楼层
好地方,要常来看看
 楼主| 发表于 2013-7-4 17:32:24 | 显示全部楼层
谢谢,了解了
发表于 2013-7-5 09:17:05 | 显示全部楼层
版主什么都懂哈。。。。。。。。。。厉害
 楼主| 发表于 2013-7-6 10:42:36 | 显示全部楼层
回复 4# overdriver


    谢谢,我看了PT中的说明了,按我的理解:如果锁存器是高电平有效,那么检查的时钟沿下降沿,低电平有效检查时钟沿上升沿。
是这样吗?
发表于 2013-9-5 17:29:02 | 显示全部楼层
回复 8# liuyangqwin2
是这么检查的,不过锁存器时序分析时可以借用上一个时钟周期的时间,这个和DFF很不一样的,STA复杂
发表于 2013-9-5 22:28:34 | 显示全部楼层
周润德的数字集成电路设计讲的很清楚
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /1 下一条

小黑屋| 手机版| 关于我们| 联系我们| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2025-7-13 23:58 , Processed in 0.023445 second(s), 8 queries , Gzip On, MemCached On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表