在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 1666|回复: 7

[原创] 112G VSR Serdes PHY

[复制链接]
发表于 2023-8-27 16:52:47 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
Intellectual property-  112G VSR Serder PHY
Process Technology-  N5
contact to buy full IP:-    ipseller@tutamail.com


112G VSR PHY meets the growing high bandwidth and low latency needs of high-performance data center applications. The PHY delivers signal integrity and jitter performance that exceeds the IEEE 80 2.3 and OIF standards electrical specifications . The PHY is small in area, low in power consumption, and high in performance, meeting the needs of chip-to-chip, chip-to-module (copper and optical), and copper backplane interconnects, down to 35dB channel loss.

The PHY supports Pulse-Amplitude Modulation 4-Level (PAM-4) and Non-Return-to-Zero (NRZ) signaling to deliver up to 400G Ethernet. The configurable transmitter and DSP-based receiver with Analog-to-Digital Converter (ADC) enable designers to control and optimize signal integrity and performance. The Continuous Calibration and Adaptation (CCA) algorithm provides a robust performance across voltage and temperature variations. The low jitter PLLs, clock and data recovery circuits provide rob ust timing recovery and better jitter performance, while the embedded Bit Error Rate (BER) tester and internal non-destructive eye monitor provide on-chip testability and visibility into channel performance.

The PHY can perform Auto-Negotiation as defined in the IEEE Std 802.3, Clause 73 , using the inbuilt Auto-Negotiation hardware.
The PHY integrates with the Physical Coding Sublayer (PCS) and Media Access Controller (MAC) layers





Features
Receiver
AFE containing CTLE, MFEQ and VGAs, 64x Time Interleaved ADC, 25-tap Digital FFE (16 fixed and 9 floating taps), 1- tap Digital DFE
Transmitter
5-tap Digital FFE, Low-Power Voltage Mode DAC-based Driver
PLL
PLL in common lane supports gap-less operation from 10 GHz to 14 GHz
Lane Configurations: x8
Additional Ethernet Functions
IEEE 802.3 Clause 73 Auto-Negotiation, IEEE 802.3 Link Training (KR Training), Integrated microcontroller and Firmware
Embedded temp

Electrostatic Discharge (ESD)Data Rates
■ Human Body Model (HBM):
   ❑  1 kV on high-speed RX/TX pins
   ❑ 2 kV on low-speed pins
■ Charged Device Model (CDM):
   4A peak discharge current on high speed RX/TX
   pins, 6A peak discharge current on low speed pins
■ 1 Gbps to 112 Gbps

Metal StackProcess Technology
17M_1X_h_1Xb_v_1Xe_h_1Ya_v_1Yb_h_5Y_vhvhv_2Yy2Yx2R_SHDIMMTSMC 5-nm FinFET Flip-Chip 130 um pitch

PHY AreaArea per LaneJunction Temperature
x8: 2420.817um x 1087.072umx8: 0.328943 mm 2 /lane Functional Range: -40 to 125°C
Performance Range: -20 to 105°C

Power SupplyPower Consumption
■ Digital Core (VPDIG): 0.750 +5%/-5%
■ Analog Core (VP): 0.750 +5%/-5%
■ I/O (VPH, VP_OD): 1.200 V +10%/-3%
■ Analog Core (VP_OD): 1.200 V +10%/-3%
SoC Digital Core (VDDCORE): >= VPDIG a
Typical Power tbd mW/lane (20 db channel loss) @ 112
Gbps


a. VDDCORE voltage needs to be defined by the SoC designer. The PHY supports level shifters if VDDCORE is elevated to a
voltage other than VPDIG, thus allowing the PHY hard macros to continue to operate at VPDIG.


Electromigration (EM)Protocols/Specifications
88KPOH@105°CIEEE 802.3ck



发表于 2024-4-16 20:24:04 | 显示全部楼层
此帖仅作者可见
发表于 2024-5-11 17:18:56 | 显示全部楼层
此帖仅作者可见
发表于 2024-5-11 17:27:42 | 显示全部楼层
此帖仅作者可见
发表于 2024-8-21 09:57:44 | 显示全部楼层
此帖仅作者可见
发表于 2024-10-2 11:29:49 | 显示全部楼层
此帖仅作者可见
发表于 2024-10-25 10:15:35 | 显示全部楼层
此帖仅作者可见
发表于 2024-12-2 02:09:57 | 显示全部楼层
此帖仅作者可见
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-12-22 14:43 , Processed in 0.026081 second(s), 7 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表