|
马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。
您需要 登录 才可以下载或查看,没有账号?注册
x
CMOS SRAM Circuit Design and Parametric Test in Nano-Scaled Technologies
http://www.amazon.com/Circuit-Design-Parametric-Nano-Scaled-Technologies/dp/1402083629/ref=sr_1_1?ie=UTF8&s=books&qid=1212482048&sr=8-1
Product Details
* Hardcover: 200 pages
* Publisher: Springer; 1 edition (June 2008)
* Language: English
* ISBN-10: 1402083629
* ISBN-13: 978-1402083624
As technology scales into nano-meter region, design and test of StaticRandom Access Memories (SRAMs) becomes a highly complex task. Processdisturbances and various defect mechanisms contribute to the increasingnumber of unstable SRAM cells with parametric sensitivity. Growingsizes of SRAM arrays increase the likelihood of cells with marginalstability and pose strict constraints on transistor parametersdistributions.
Standard functional tests often fail to detect unstable SRAM cells.Undetected unstable cells deteriorate quality and reliability of theproduct as such cells may fail to retain the data and cause a systemfailure. Special design and test measures have to be taken to identifycells with marginal stability. However, it is not sufficient toidentify the unstable cells. To ensure reliable system operation,unstable cells have to be repaired.
CMOS SRAM Circuit Design and Parametric Test in Nano-ScaledTechnologies covers a broad range of topics related to SRAM design andtest. From SRAM operation basics through cell electrical and physicaldesign to process-aware and economical approach to SRAM testing. Theemphasis of the book is on challenges and solutions of stabilitytesting as well as on development of understanding of the link betweenthe process technology and SRAM circuit design in modern nano-scaledtechnologies.
Enjoy it!
[ 本帖最后由 jacocobi 于 2008-6-3 21:46 编辑 ] |
|