|
楼主 |
发表于 2008-1-7 18:16:42
|
显示全部楼层
| Integrated System-Level Modeling of Network-on-Chip enabled Multi-Processor Platforms
Kogel, Tim, Leupers, Rainer, Meyr, Heinrich
2006, XIV, 199 p., Hardcover
ISBN: 978-1-4020-4825-8
This item usually ships in 2-3 business days
| $119.00
| About this book
|
Table of contents
About this book
The drastic performance, flexibility and energy-efficiency requirements of embedded applications drive the System-on-Chip integration towards heterogeneous multiprocessor platforms. Electronic System Level (ESL) design methodologies and tools have emerged to tackle the challenges of such complex SoC designs prior to RTL and silicon availability. In particular SystemC based Transaction Level Modeling (TLM) has matured as a standards-based approach to model SoC platforms for the purpose of Software development, system integration and verification.
In response to the vast complexity of heterogeneous multi-processor platforms the "Architects View" is emerging as a new TLM use-case to address the architecture definition and application mapping by means of timing approximate transaction-level models.
Integrated System-Level Modeling of Network-on-Chip Enabled Multi-Processor Platforms first gives a comprehensive update on recent developments in the area of SoC platforms and ESL design methodologies. The main contribution is the rigorous definition of a framework for modeling at the timing approximate level of abstraction. Subsequently this book presents a set of tools for the creation and exploration of timing approximate SoC platform models.
Written for:
Researchers and professionals generally interested in ESL Design; researchers and professionals in the fields of MPSoC, NoC, and SoC modeling; modeling groups and system architects in Original Equipment Manufactures (OEMs) in the digital consumer, wireless communications, and office automation domain (e.g. Sony, Nokia, Motorola, Canon, OKI, Samsung), semiconductor companies and Intellectual Property (IP) providers (Philips, Infineon, ST Microelectronics, Texas Instruments, Toshiba, Intel, ARM, ESL tool developers and their customers (Synopsys, Cadence, Mentor Graphics, CoWare)
Keywords:
- Electronic System Level (ESL)
- Multi-Processor System-on-Chip (MP-SoC)
- Network-on-Chip (NoC)
- SystemC
- Transaction Level Modeling (TLM)
[ 本帖最后由 benemale 于 2008-1-8 14:27 编辑 ] |
|