在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 14653|回复: 71

ESD (High-Speed_High-Frequency IO Interfaces)(RF) by Ker 2007

[复制链接]
发表于 2008-1-18 21:47:38 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
ESD Protection Design With Low-Capacitance Consideration for High-Speed/High-
Frequency I/O Interfaces in Integrated Circuits

Ming-Dou Ker* and Yuan-Wen Hsiao

Nanoelectronics and Gigascale Systems Laboratory, Institute of Electronics, National Chiao-Tung University, 1001 TA-Hsueh Road,
Hsinchu, Taiwan

Received: December 13, 2006; Accepted: April 4, 2007; Revised: April 4, 2007


Abstract:

Electrostatic discharge (ESD) protection has been a very important reliability issue in microelectronics,
especially for integrated circuits (ICs). ESD protection design for giga-Hz high-speed input/output (I/O) circuits has been
one of the key challenges to implement high-speed interface circuits in CMOS technology. Conventional on-chip ESD
protection circuits at the I/O pads often cause unacceptable performance degradation to high-speed I/O circuits. Therefore,
ESD protection circuits must be designed with minimum negative impact to the high-speed interface circuits and to
sustain high enough ESD robustness. In this paper, ESD protection design considerations for high-speed I/O circuits are
addressed, and the patents related to on-chip ESD protection designs for high-speed I/O circuits are presented and
discussed

Corrected_Ker_YWHsiao_Recent_Patents_on_Engineering.pdf

2.72 MB, 下载次数: 578 , 下载积分: 资产 -2 信元, 下载支出 2 信元

 楼主| 发表于 2008-1-18 21:49:15 | 显示全部楼层
Keywords:

Electrostatic discharge (ESD), input/output (I/O) interface, low capacitance (low-C), power-rail ESD clamp circuit, LC resonator,
LC-tank, impedance cancellation, impedance isolation, impedance matching, distributed ESD protection scheme, substrate-triggering
technique, silicon-controlled rectifier (SCR), waffle structure.
 楼主| 发表于 2008-1-18 21:50:20 | 显示全部楼层
CONCLUSION

A comprehensive overview on the recent patents in the field of
ESD protection design for high-speed or high-frequency I/O
circuits has been presented. The requirements on ESD protection
design for high-speed/high-frequency I/O circuits include low
parasitic capacitance, low loss, and high ESD robustness. To
optimize both high-speed circuit performance and high enough
ESD robustness simultaneously, the undesired parasitic effects from
ESD protection devices must be minimized or cancelled. Furthermore,
the ESD protection circuits and high-speed I/O circuits
should be co-designed to achieve both good circuit performance
and high ESD robustness. As the operating frequencies of ICs are
further increased, on-chip ESD protection design for highspeed/
high-frequency I/O applications will continuously be an
important design task
 楼主| 发表于 2008-1-18 21:51:36 | 显示全部楼层
This paper presents an overview on the ESD protection designs for high-speed I/O circuits, which have been granted with U.S. patents. The design considerations on ESD protection circuits for high-speed I/O applications are discussed in Section 2. The granted U.S. patents about ESD protection designs by circuit solutions, layout solutions, and process solutions are presented and discussed in Sections 3, 4, and 5, respectively. Finally, the current and future developments, and conclusion are provided in Sections 6 and 7, respectively.
发表于 2008-1-20 01:56:28 | 显示全部楼层
Thanks!
发表于 2008-1-20 16:14:37 | 显示全部楼层
thanks
发表于 2008-1-21 06:44:25 | 显示全部楼层
thanks for sharing
发表于 2008-1-22 09:33:28 | 显示全部楼层
发表于 2008-1-22 10:42:28 | 显示全部楼层
xiexie lao da
头像被屏蔽
发表于 2008-1-22 14:04:24 | 显示全部楼层
提示: 作者被禁止或删除 内容自动屏蔽
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /1 下一条

小黑屋| 手机版| 关于我们| 联系我们| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2025-6-30 03:45 , Processed in 0.028333 second(s), 10 queries , Gzip On, MemCached On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表