在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 1477|回复: 5

[资料] Design of Very High-Frequency Multirate Switched-Capacitor Circuits

[复制链接]
发表于 2020-10-25 21:19:18 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
Design of Very High-Frequency Multirate Switched-Capacitor Circuits: Extending the Boundaries of CMOS Analog Front-End Filtering (The Springer International Series in Engineering and Computer Science)
978-0-387-26122-5.jpg



Author(s): U Seng-Pan, Rui Paulo Martins, José Epifânio da Franca
Publisher: Springer, Year: 2005
ISBN: 9780387261218,9780387261225,0387261214

Introduction[size=1.7]
Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corresponding CMOS implementation of the novel multirate sampled-data analog interpolation technique which has its great potential on very high-frequency analog frond-end filtering due to its inherent dual advantage of reducing the speed of data-converters and DSP core together with the specification relaxation of the post continuous-time filtering. This technique completely eliminates the traditional phenomenon of sampled-and-hold frequency-shaping at the lower input sampling rate. Also, in order to tackle physical IC imperfections at very high frequency, the state-of-the-art circuit design and layout techniques for high-speed Switched-Capacitor (SC) circuits are comprehensively discussed:
-Optimum circuit architecture tradeoff analysis
-Simple speed and power trade-off analysis of active elements
-High-order filtering response accuracy with respect to capacitor-ratio mismatches
-Time-interleaved effect with respect to gain and offset mismatch
-Time-interleaved effect with respect to timing-skew and random jitter with non-uniformly holding
-Stage noise analysis and allocation scheme
-Substrate and supply noise reduction
-Gain-and offset-compensation techniques
-High-bandwidth low-power amplifier design and layout
-Very low timing-skew multiphase generation
Two tailor-made optimum design examples in CMOS are presented. The first one achieves a 3-stage 8-fold SC interpolating filter with 5.5MHz bandwidth and 108MHz output sampling rate for a NTSC/PAL CCIR 601 digital video at 3 V. Another is a 15-tap 57MHz SC FIR bandpass interpolating filter with 4-fold sampling rate increase to 320MHz and the first-time embedded frequency band up-translation for DDFS system at 2.5V. The corresponding chip prototype achieves so far the highest operating frequency, highest filter order and highest center frequency with highest dynamic range under the lowest supply voltage when compared to the previously reported high-frequency SC filters in CMOS.

Keywords[size=1.7]CMOSCMOS analog integrated circuitFilterFront-end FilteringGain & Offset CompensationHigh-FrequencyMultirate Signal ProcessingSECSSwitched-CapacitorThe Kluwer International Series in Engineering and ComputerTiming-mismatch and jittercalculusconsumptionintegrated circuit


U Seng-Pan, Rui Paulo Martins, José Epifânio da Franca - Design of Very High-F.pdf

5.26 MB, 下载次数: 57 , 下载积分: 资产 -3 信元, 下载支出 3 信元

发表于 2020-11-2 09:30:43 | 显示全部楼层
好东西
发表于 2020-11-2 09:31:57 | 显示全部楼层
谢分享
发表于 2020-11-12 14:01:59 | 显示全部楼层
谢谢楼主分享
发表于 2020-11-14 20:30:50 | 显示全部楼层
资料不错,多谢分享
发表于 2024-8-1 15:27:33 | 显示全部楼层
谢谢
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-21 21:34 , Processed in 0.019019 second(s), 8 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表