谢谢!我改了下连接时钟的相位,用modelsim仿真确实是出现了正确的波形,但是在用quartus进行编译综合的时候却又出现了下面的两个错误:
Error: Clock input port inclk[0] of PLL "lvds_rx_7b:lvds_rx|altlvds_rx:ALTLVDS_RX_component|lvds_rx_7b_lvds_rx:auto_generated|pll" must be driven by a non-inverted input pin or another PLL, optionally through a Clock Control block
Error: datain port of HSDI receiver atom "rx_0" must be fed by input pin that does not feed any other logic