在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 11510|回复: 48

[资料] High Performance Continuous-time Low-pass Sigma-delta ADC

[复制链接]
发表于 2011-4-21 14:19:45 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
本帖最后由 hi_china59 于 2011-4-21 17:02 编辑

FILTER DESIGN CONSIDERATIONS FOR HIGH PERFORMANCE CONTINUOUS-TIME LOW-PASS SIGMA-DELTA ADC
A Thesis
by
VENKATA VEERA SATYA SAIR GADDE
Submitted to the Office of Graduate Studies of
Texas A&M University
in partial fulfillment of the requirements for the degree of
MASTER OF SCIENCE
Approved by:
Chair of Committee,
Jose Silva-Martinez
Committee Members,
Shankar P. Bhattacharyya
Aydin I. Karsilayan
Jay Porter
Head of Department,
Costas N. Georghiades
December 2009
Major Subject: Electrical Engineering

ABSTRACT
Filter Design Considerations for High Performance Continuous-time Low-pass Sigma-delta ADC. (December 2009)
Venkata Veera Satya Sair Gadde, B. E., Birla Institute of Technology & Science, Pilani
Chair of Advisory Committee: Dr. Jose Silva-Martinez
Continuous-time filters are critical components in the implementation of large bandwidth, high frequency, and high resolution continuous-time (CT) sigma-delta (ΣΔ) analog-to-digital converters (ADCs). The loop filter defines the noise-transfer function (NTF) and hence the quantization noise-shaping behavior of the ΣΔ modulator, and becomes the most critical performance determining part in ΣΔ ADC.
This thesis presents the design considerations for the loop filter in low-pass CT ΣΔ ADC with 12-bits resolution in 25MHz bandwidth and low power consumption using 0.18μm CMOS technology. Continuous-time filters are more suitable than discrete-time filters due to relaxed amplifier bandwidth requirements for high frequency ΣΔ ADCs. A fifth-order low-pass filter with cut-off frequency of 25 MHz was designed to meet the dynamic range requirement of the ADC. An active RC topology was chosen for the implementation of the loop filter, which can provide high dynamic range required by the ΣΔ ADC. The design of a summing amplifier and a novel method for adjusting the group delay in the fast path provided by a secondary feedback DAC of the ΣΔ ADC are presented in detail. The ADC was fabricated using Jazz 0.18μm CMOS technology.
The implementation issues of OTAs with high-linearity and low-noise performance suitable for the broadband ADC applications are also analyzed in this work. Important design equations pertaining to the linearity and noise performance of the Gm-C biquad filters are presented. A Gm-C biquad with 100MHz center frequency and quality factor 10 was designed as a prototype to confirm with the theoretical design equations. Transistor level circuit implementation of all the analog modules was completed in a standard 0.18μm CMOS process.
sigma.JPG

Sigma-delta.rar

3.32 MB, 下载次数: 482 , 下载积分: 资产 -2 信元, 下载支出 2 信元

发表于 2011-4-21 16:21:50 | 显示全部楼层
thanks for sharing
发表于 2011-4-21 16:24:05 | 显示全部楼层
thanks for sharing
发表于 2011-4-21 22:46:39 | 显示全部楼层
谢谢楼主分享
发表于 2011-4-26 10:09:05 | 显示全部楼层
thanks for sharing
发表于 2011-4-26 10:22:18 | 显示全部楼层
marked
发表于 2011-5-9 21:07:10 | 显示全部楼层
good...
发表于 2011-5-16 20:43:31 | 显示全部楼层
非常感谢兰州分享。
发表于 2011-5-17 07:49:30 | 显示全部楼层
谢谢楼主
发表于 2011-5-17 13:24:50 | 显示全部楼层
THANKS
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-12-21 01:27 , Processed in 0.022918 second(s), 8 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表