在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 89314|回复: 452

[资料] Low Power Methodology Manual: For System-on-Chip Design

[复制链接]
发表于 2010-5-7 12:54:47 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
本帖最后由 eewater 于 2010-5-7 13:00 编辑

(Synopsys和ARM公司联合推出) Editorial ReviewsProduct Description“Tools alone aren't enough to reduce dynamic and leakage power in complex chip designs - a well-planned methodology is needed. Following in the footsteps of the successful Reuse Methodology Manual (RMM), authors from ARM and Synopsys have written this Low Power Methodology Manual (LPMM) to describe [such] [a] low-power methodology with a practical, step-by-step approach.”
Richard Goering, Software Editor, EE Times
“Excellent compendium of low-power techniques and guidelines with balanced content spanning theory and practical implementation. The LPMM is a very welcome addition to the field of low power SoC implementation that has for many years operated in a largely ad-hoc fashion.”
Sujeeth Joseph, Chief Architect - Semiconductor and Systems Solutions Unit, Wipro Technologies
“The LPMM enables broader adoption of aggressive power management techniques based on extensive experience and silicon example with real data that every SOC designer can use to meet the difficulties faced in managing the power issues in deep submicron designs.”
Anil Mankar, Sr VP Worldwide Core Engineering and Chief Development Officer, Conexant Systems Inc.
“Managing power, at 90nm and below, introduces significant challenges to design flow. The LPMM is a timely and immediately useful book that shows how combination of tools, IP and methodology can be used together to address power management.”
Nick Salter, Head of Chip Integration, CSR plc.
--This text refers to the Hardcover edition.

About the AuthorABOUT THE AUTHORS:
Michael Keating is a Synopsys Fellow in the company’s Advanced Technology Group, focusing on IP development methodology, hardware and software design quality and low power design.

David Flynn is an ARM R&D Fellow and has been with the company since 1991, specializing in low power System-on-Chip IP deployment and methodology.

Robert Aitken is an ARM R&D Fellow. His areas of responsibility include memory architecture, design for testability and design for manufacturability.

Alan Gibbons is a Principal Engineer at Synopsys, with a focus on development of advanced methodology and technology for ARM processor-based system design.

Kaijian Shi is a Principal Consultant in the Professional Services Group of Synopsys, specializing in low power design methodology and implementation.



Low Power Methodology Manual For System-on-Chip Design 读书笔记
http://www.eetop.cn/bbs/viewthread.php?tid=251126&extra=
1.jpg

Low Power Methodology Manual For System-On-Chip Design.pdf

3.91 MB, 下载次数: 6788 , 下载积分: 资产 -2 信元, 下载支出 2 信元

发表于 2010-5-8 22:47:05 | 显示全部楼层
thanks
发表于 2010-5-12 11:54:00 | 显示全部楼层
好東西,謝謝分享。
发表于 2010-5-12 17:55:19 | 显示全部楼层
呆呆地地对地导弹地对地导弹地对地导弹
发表于 2010-6-1 16:56:46 | 显示全部楼层
多谢多谢了
头像被屏蔽
发表于 2010-6-6 22:06:32 | 显示全部楼层
提示: 作者被禁止或删除 内容自动屏蔽
发表于 2010-6-7 22:31:39 | 显示全部楼层
先顶吧
发表于 2010-6-8 09:03:52 | 显示全部楼层
感謝分享
发表于 2010-6-9 23:48:01 | 显示全部楼层
好东西,谢谢了
发表于 2010-6-10 08:02:40 | 显示全部楼层
Thanks a lot~
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /1 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-20 00:47 , Processed in 0.023063 second(s), 9 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表