This paper presents a methodology to simulate, at the
system-level, substrate noise coupling to phase-locked loop
(PLL) circuits. Macro models of the noise coupling to the
PLL are proposed based on the concept of an impulse
sensitivity function (ISF).