在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
EETOP诚邀模拟IC相关培训讲师 创芯人才网--重磅上线啦!
查看: 3193|回复: 9

Interconnect Noise Optimization in Nanometer Technologies

[复制链接]
发表于 2008-7-17 12:18:17 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
Interconnect Noise Optimization in Nanometer Technologies
About this book
Interconnect has become the dominating factor in determining system performance in nanometer technologies. This book is dedicated to this important subject. The primary purpose of this monograph is to provide insight and intuition into layout analysis and optimization for interconnect in high speed, high complexity integrated circuits.


In this monograph, the effects of wire size, spacing between wires, wire length, coupling length, load capacitance, rise time of the inputs, place of overlap (near driver or receiver side), frequency, shields, direction of the signals, and wire width for both the aggressors and the victim wires on system performance and reliability is thoroughly investigated. Also, parameters like driver strength has been considered as several recent studies considered the simultaneous device and interconnect sizing. Crosstalk noise, as well as the impact of coupling on aggressor delay is analyzed. The pulse width of the crosstalk noise, which is of similar importance for circuit performance as the peak amplitude, is also analyzed. We have considered more parameters that can affect the signal integrity and presented practical intensive simulation results.


This book brings together a wealth of information previously scattered throughout the literature, presenting a range of CAD algorithms and techniques for synthesizing and optimizing interconnect. The practical aspects of the algorithms and models are explained with sufficient detail.

It deeply investigates the most two effective parameters in layout optimization, spacing and shield insertion, that can affect both capacitive and inductive noise. Noise models needed for layouts with multi-layer multi-crosscoupling segments are investigated. Different post-layout optimization techniques are explained with complexity analysis and benchmarks tests are provided.

Written for:
CAD engineers, IC designers, reference work for graduate students

Keywords:
Algorithms
Interconnect
Shield insertion
Wire spacing

Interconnect Noise Optimization in Nanometer Technologies.part1.rar

1.46 MB, 下载次数: 41 , 下载积分: 资产 -2 信元, 下载支出 2 信元

Interconnect Noise Optimization in Nanometer Technologies.part2.rar

1.46 MB, 下载次数: 36 , 下载积分: 资产 -2 信元, 下载支出 2 信元

Interconnect Noise Optimization in Nanometer Technologies.part3.rar

1.46 MB, 下载次数: 35 , 下载积分: 资产 -2 信元, 下载支出 2 信元

Interconnect Noise Optimization in Nanometer Technologies.part4.rar

790 KB, 下载次数: 31 , 下载积分: 资产 -2 信元, 下载支出 2 信元

发表于 2009-11-15 22:31:04 | 显示全部楼层
好书,顶
发表于 2010-1-9 23:06:15 | 显示全部楼层
xiexie
发表于 2010-1-9 23:08:09 | 显示全部楼层
hao dong xi
发表于 2010-1-9 23:09:38 | 显示全部楼层
bu cuo ha
发表于 2010-1-9 23:11:44 | 显示全部楼层
he hao
发表于 2010-1-14 20:54:24 | 显示全部楼层
谢谢楼主资料共享
发表于 2010-1-15 01:48:03 | 显示全部楼层
thank you
发表于 2010-1-15 02:52:41 | 显示全部楼层
thank you
发表于 2017-12-8 09:52:58 | 显示全部楼层
ok!!!!!!!!!!!!!!!!!!!!!!!!!!!!
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-22 18:35 , Processed in 0.024882 second(s), 9 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表