****************************************
Report : timing
-path full
-delay max
-max_paths 1
-sort_by group
Design : TOP
Version: C-2009.06-SP5
Date : Thu Aug 14 08:11:26 2014
****************************************
Operating Conditions: PwcV162T125_STD_CELL_7WL Library: PwcV162T125_STD_CELL_7WL
Wire Load Model Mode: enclosed
Startpoint: X2893_ZN (clock source 'X2893_ZN')
Endpoint: X5469_ZN (output port clocked by X2893_ZN)
Path Group: COMB
Path Type: max
Des/Clust/Port Wire Load Model Library
------------------------------------------------
TOP 1KCELLS_4MZWB PwcV162T125_STD_CELL_7WL
Point Incr Path
--------------------------------------------------------------------------
clock X2893_ZN (fall edge) 5.00 5.00
X2893_ZN (in) 0.00 5.00 f
MI173/MI168/X6418/I_0/Z (INVERTBAL_H) 0.05 5.05 r
MI173/MI168/X6417/C8/Z (AND2_F) 0.15 5.20 r
MI173/MI168/X6417/I_0/Z (INVERTBAL_H) 0.05 5.25 f
MI173/MI168/X6416/C8/Z (AND2_F) 0.15 5.41 f
MI173/MI168/X6416/I_0/Z (INVERTBAL_H) 0.05 5.46 r
MI173/MI168/X6415/C8/Z (AND2_F) 0.16 5.61 r
MI173/MI168/X6415/I_0/Z (INVERTBAL_H) 0.05 5.67 f
MI173/MI168/X6401/C8/Z (AND2_F) 0.15 5.82 f
MI173/MI168/X6401/I_0/Z (INVERTBAL_H) 0.05 5.87 r
MI173/MI168/X4998/C8/Z (AND2_F) 0.16 6.03 r
MI173/MI168/X4998/I_0/Z (INVERTBAL_H) 0.05 6.08 f
MI173/MI168/X6402/C8/Z (AND2_F) 0.15 6.23 f
MI173/MI168/X6402/I_0/Z (INVERTBAL_H) 0.05 6.28 r
MI173/MI168/X6409/C8/Z (AND2_F) 0.16 6.44 r
MI173/MI168/X6409/I_0/Z (INVERTBAL_H) 0.05 6.49 f
MI173/MI168/X6410/C8/Z (AND2_F) 0.15 6.64 f
MI173/MI168/X6410/I_0/Z (INVERTBAL_H) 0.05 6.69 r
MI173/MI168/X6404/C8/Z (AND2_F) 0.16 6.85 r
MI173/MI168/X6404/I_0/Z (INVERTBAL_H) 0.05 6.90 f
MI173/MI168/X6403/C8/Z (AND2_F) 0.15 7.05 f
MI173/MI168/X6403/I_0/Z (INVERTBAL_H) 0.05 7.11 r
MI173/MI168/X6406/C8/Z (AND2_F) 0.16 7.26 r
MI173/MI168/X6406/I_0/Z (INVERTBAL_H) 0.05 7.31 f
MI173/MI168/X6412/C8/Z (AND2_F) 0.14 7.45 f
MI173/MI168/X6408/C8/Z (AND2_F) 0.14 7.59 f
MI173/MI168/X6399/C8/Z (AND2_F) 0.14 7.72 f
MI173/MI168/X6405/C8/Z (AND2_F) 0.15 7.88 f
MI173/MI168/X6405/I_0/Z (INVERTBAL_H) 0.06 7.93 r
MI173/MI168/X4817/C8/Z (OR2_I) 0.14 8.08 r
MI173/MI168/X4817/I_0/Z (INVERTBAL_H) 0.05 8.13 f
MI173/MI168/X6398/C8/Z (AND2_F) 0.15 8.28 f
MI173/MI168/X6398/I_0/Z (INVERTBAL_H) 0.05 8.33 r
MI173/MI168/X4242/C8/Z (AND2_F) 2.80 11.13 r
MI173/MI168/X4242/I_0/Z (INVERTBAL_H) 0.49 11.62 f
MI173/MI168/X5488/I_0/Z (INVERTBAL_H) 0.04 11.66 r
X5469_ZN (out) 0.00 11.66 r
data arrival time 11.66
clock X2893_ZN (rise edge) 10.00 10.00
clock network delay (ideal) 0.00 10.00
clock uncertainty -1.00 9.00
output external delay -1.00 8.00
data required time 8.00
--------------------------------------------------------------------------
data required time 8.00
data arrival time -11.66
--------------------------------------------------------------------------
slack (VIOLATED) -3.66
Startpoint: MI24_Q5[3] (input port clocked by X2893_ZN)
Endpoint: MI173/MI93/X5322/Q_reg
(rising edge-triggered flip-flop clocked by X2893_ZN')
Path Group: INPUT
Path Type: max
Des/Clust/Port Wire Load Model Library
------------------------------------------------
TOP 1KCELLS_4MZWB PwcV162T125_STD_CELL_7WL
Point Incr Path
-----------------------------------------------------------
clock X2893_ZN (rise edge) 0.00 0.00
clock network delay (ideal) 0.00 0.00
input external delay 1.00 1.00 r
MI24_Q5[3] (in) 0.20 1.20 r
U1397/Z (AND2_H) 0.21 1.41 r
U415/Z (INVERT_F) 0.10 1.51 f
U734/Z (NOR2_H) 0.14 1.65 r
U1042/Z (NAND2_F) 0.07 1.72 f
U635/Z (XNOR2_H) 0.25 1.97 r
U1260/Z (NAND2BAL_H) 0.09 2.06 f
U980/Z (AND2_I) 0.16 2.22 f
U1088/Z (NAND2_F) 0.10 2.31 r
U170/Z (AND2_I) 0.18 2.50 r
U440/Z (NOR2_I) 0.08 2.58 f
U1189/Z (NOR2_I) 0.10 2.68 r
U303/Z (NAND2_B) 0.16 2.84 f
U710/Z (AOI21_C) 0.16 3.00 r
U707/Z (NOR2_D) 0.10 3.10 f
U167/Z (XNOR2_C) 0.21 3.31 f
U446/Z (XNOR2_F) 0.28 3.59 r
U852/Z (NOR2_H) 0.09 3.68 f
U284/Z (NAND2_H) 0.10 3.77 r
U1133/Z (NAND2BAL_H) 0.08 3.85 f
U1023/Z (NAND2_F) 0.09 3.94 r
U1087/Z (NAND2_F) 0.07 4.01 f
U977/Z (NAND2_F) 0.10 4.12 r
U646/Z (NAND3_H) 0.09 4.20 f
U1015/Z (NAND2BAL_H) 0.09 4.29 r
U195/Z (AO22_J) 0.17 4.46 r
U241/Z (AOI22_F) 0.09 4.56 f
U258/Z (OAI21_F) 0.13 4.68 r
U494/Z (NAND2_F) 0.06 4.74 f
U893/Z (AND2_H) 0.14 4.89 f
U761/Z (XOR3_H) 0.21 5.10 r
U311/Z (XOR2_I) 0.32 5.42 f
U308/Z (INVERT_I) 0.09 5.51 r
U306/Z (NAND2_I) 0.05 5.56 f
U307/Z (NAND2BAL_H) 0.08 5.64 r
U194/Z (AOI22_C) 0.10 5.75 f
U193/Z (AO22_H) 0.21 5.96 f
U186/Z (AND2_I) 0.15 6.11 f
U503/Z (OAI21_E) 0.10 6.21 r
U746/Z (INVERT_F) 0.04 6.25 f
MI173/MI93/X5322/Q_reg/D (DFFSR_E) 0.00 6.25 f
data arrival time 6.25
clock X2893_ZN' (rise edge) 5.00 5.00
clock network delay (ideal) 0.00 5.00
clock uncertainty -1.00 4.00
MI173/MI93/X5322/Q_reg/CLK (DFFSR_E) 0.00 4.00 r
library setup time -0.13 3.87
data required time 3.87
-----------------------------------------------------------
data required time 3.87
data arrival time -6.25
-----------------------------------------------------------
slack (VIOLATED) -2.38
Startpoint: MI12/X129/Q_reg
(rising edge-triggered flip-flop clocked by X333_Z)
Endpoint: MI31_D[1] (output port clocked by X2893_ZN)
Path Group: OUTPUT
Path Type: max
Des/Clust/Port Wire Load Model Library
------------------------------------------------
TOP 1KCELLS_4MZWB PwcV162T125_STD_CELL_7WL
Point Incr Path
-----------------------------------------------------------
clock X333_Z (rise edge) 0.00 0.00
clock network delay (ideal) 0.00 0.00
MI12/X129/Q_reg/CLK (DFFR_E) 0.00 0.00 r
MI12/X129/Q_reg/Q (DFFR_E) 0.45 0.45 r
MI12/X3847/C8/Z (AND2_F) 0.16 0.61 r
MI12/X3847/I_0/Z (INVERTBAL_H) 0.05 0.66 f
MI12/X5050/C8/Z (AND2_F) 0.15 0.81 f
MI12/X5050/I_0/Z (INVERTBAL_H) 0.05 0.86 r
MI31_D[1] (out) 0.00 0.86 r
data arrival time 0.86
clock X2893_ZN (rise edge) 10.00 10.00
clock network delay (ideal) 0.00 10.00
clock uncertainty -1.00 9.00
output external delay -1.00 8.00
data required time 8.00
-----------------------------------------------------------
data required time 8.00
data arrival time -0.86
-----------------------------------------------------------
slack (MET) 7.14
Startpoint: MI12/X132/Q_reg
(rising edge-triggered flip-flop clocked by X350_Z)
Endpoint: MI64/X128/Q_reg
(rising edge-triggered flip-flop clocked by X333_Z)
Path Group: X333_Z
Path Type: max
Des/Clust/Port Wire Load Model Library
------------------------------------------------
TOP 1KCELLS_4MZWB PwcV162T125_STD_CELL_7WL
Point Incr Path
-----------------------------------------------------------
clock X350_Z (rise edge) 0.00 0.00
clock network delay (ideal) 0.00 0.00
MI12/X132/Q_reg/CLK (DFFR_E) 0.00 0.00 r
MI12/X132/Q_reg/Q (DFFR_E) 0.48 0.48 r
U541/Z (AND2_H) 0.16 0.64 r
MI12/X3039/I_0/Z (INVERTBAL_H) 0.07 0.71 f
MI12/X5512/I_0/Z (INVERTBAL_H) 0.06 0.77 r
U36/Z (XOR2_A) 0.32 1.09 r
U38/Z (AO22_B) 0.44 1.53 r
U33/Z (XOR2_A) 0.36 1.88 r
U35/Z (AO22_B) 0.54 2.42 r
U539/Z (XOR2_F) 0.29 2.71 r
U538/Z (AO22_H) 0.27 2.98 r
MI64/X3033/C8/Z (AND2_F) 0.18 3.16 r
MI64/X3033/I_0/Z (INVERTBAL_H) 0.05 3.21 f
MI64/X5072/C8/Z (AND2_F) 0.15 3.35 f
MI64/X5072/I_0/Z (INVERTBAL_H) 0.12 3.47 r
MI64/X3149/C8/Z (AND2_F) 0.17 3.64 r
MI64/X3149/I_0/Z (INVERTBAL_H) 0.05 3.70 f
MI64/X3151/C8/Z (AND2_F) 0.15 3.84 f
MI64/X3151/I_0/Z (INVERTBAL_H) 0.08 3.92 r
MI64/X3043/C8/Z (AND2_F) 0.16 4.08 r
MI64/X3043/I_0/Z (INVERTBAL_H) 0.05 4.13 f
MI64/X3962/C8/Z (AND2_F) 0.15 4.28 f
MI64/X3962/I_0/Z (INVERTBAL_H) 0.09 4.37 r
MI64/X3226/C8/Z (AND2_F) 0.16 4.53 r
MI64/X3226/I_0/Z (INVERTBAL_H) 0.05 4.58 f
MI64/X3702/C8/Z (AND2_F) 0.15 4.73 f
MI64/X3702/I_0/Z (INVERTBAL_H) 0.08 4.81 r
MI64/X724/I_1/Z (INVERTBAL_H) 0.05 4.86 f
MI64/X724/C10/Z (AND2_F) 0.14 5.00 f
MI64/X724/C7/Z (OR2_I) 0.17 5.17 f
MI64/X128/Q_reg/D (DFFR_E) 0.00 5.17 f
data arrival time 5.17
clock X333_Z (rise edge) 10.00 10.00
clock network delay (ideal) 0.00 10.00
clock uncertainty -1.00 9.00
MI64/X128/Q_reg/CLK (DFFR_E) 0.00 9.00 r
library setup time -0.32 8.68
data required time 8.68
-----------------------------------------------------------
data required time 8.68
data arrival time -5.17
-----------------------------------------------------------
slack (MET) 3.51
Startpoint: MI173/MI94/X5311/Q_reg
(rising edge-triggered flip-flop clocked by X2893_ZN')
Endpoint: MI12/X69/Q_reg
(rising edge-triggered flip-flop clocked by X350_Z)
Path Group: X350_Z
Path Type: max
Des/Clust/Port Wire Load Model Library
------------------------------------------------
TOP 1KCELLS_4MZWB PwcV162T125_STD_CELL_7WL
Point Incr Path
--------------------------------------------------------------------------
clock X2893_ZN' (rise edge) 5.00 5.00
clock network delay (ideal) 0.00 5.00
MI173/MI94/X5311/Q_reg/CLK (DFFSR_E) 0.00 5.00 r
MI173/MI94/X5311/Q_reg/Q (DFFSR_E) 0.38 5.38 r
MI12/X69/Q_reg/D (DFFR_E) 0.00 5.38 r
data arrival time 5.38
clock X350_Z (rise edge) 10.00 10.00
clock network delay (ideal) 0.00 10.00
clock uncertainty -1.00 9.00
MI12/X69/Q_reg/CLK (DFFR_E) 0.00 9.00 r
library setup time -0.19 8.81
data required time 8.81
--------------------------------------------------------------------------
data required time 8.81
data arrival time -5.38
--------------------------------------------------------------------------
slack (MET) 3.43
Startpoint: MI173/MI9/X6342/Q_reg
(rising edge-triggered flip-flop clocked by X2893_ZN')
Endpoint: MI173/MI93/X5322/Q_reg
(rising edge-triggered flip-flop clocked by X2893_ZN)
Path Group: X2893_ZN
Path Type: max
Des/Clust/Port Wire Load Model Library
------------------------------------------------
TOP 1KCELLS_4MZWB PwcV162T125_STD_CELL_7WL
Point Incr Path
-----------------------------------------------------------
clock X2893_ZN' (rise edge) 5.00 5.00
clock network delay (ideal) 0.00 5.00
MI173/MI9/X6342/Q_reg/CLK (DFFR_E) 0.00 5.00 r
MI173/MI9/X6342/Q_reg/QBAR (DFFR_E) 0.29 5.29 f
U791/Z (INVERTBAL_E) 0.10 5.39 r
U813/Z (AND2_H) 0.15 5.54 r
U635/Z (XNOR2_H) 0.21 5.75 f
U1260/Z (NAND2BAL_H) 0.08 5.83 r
U980/Z (AND2_I) 0.16 5.99 r
U1088/Z (NAND2_F) 0.07 6.06 f
U170/Z (AND2_I) 0.17 6.24 f
U440/Z (NOR2_I) 0.09 6.33 r
U1189/Z (NOR2_I) 0.09 6.42 f
U303/Z (NAND2_B) 0.19 6.60 r
U710/Z (AOI21_C) 0.15 6.75 f
U707/Z (NOR2_D) 0.13 6.88 r
U167/Z (XNOR2_C) 0.22 7.10 r
U446/Z (XNOR2_F) 0.24 7.34 r
U852/Z (NOR2_H) 0.09 7.43 f
U284/Z (NAND2_H) 0.10 7.53 r
U1133/Z (NAND2BAL_H) 0.08 7.61 f
U1023/Z (NAND2_F) 0.09 7.70 r
U1087/Z (NAND2_F) 0.07 7.77 f
U977/Z (NAND2_F) 0.10 7.87 r
U646/Z (NAND3_H) 0.09 7.96 f
U1015/Z (NAND2BAL_H) 0.09 8.04 r
U195/Z (AO22_J) 0.17 8.21 r
U241/Z (AOI22_F) 0.09 8.31 f
U258/Z (OAI21_F) 0.13 8.44 r
U494/Z (NAND2_F) 0.06 8.50 f
U893/Z (AND2_H) 0.14 8.64 f
U761/Z (XOR3_H) 0.21 8.86 r
U311/Z (XOR2_I) 0.32 9.17 f
U308/Z (INVERT_I) 0.09 9.26 r
U306/Z (NAND2_I) 0.05 9.32 f
U307/Z (NAND2BAL_H) 0.08 9.40 r
U194/Z (AOI22_C) 0.10 9.50 f
U193/Z (AO22_H) 0.21 9.72 f
U186/Z (AND2_I) 0.15 9.86 f
U503/Z (OAI21_E) 0.10 9.97 r
U746/Z (INVERT_F) 0.04 10.00 f
MI173/MI93/X5322/Q_reg/D (DFFSR_E) 0.00 10.00 f
data arrival time 10.00
clock X2893_ZN (rise edge) 10.00 10.00
clock network delay (ideal) 0.00 10.00
clock uncertainty -1.00 9.00
MI173/MI93/X5322/Q_reg/CLK (DFFSR_E) 0.00 9.00 r
library setup time -0.13 8.87
data required time 8.87
-----------------------------------------------------------
data required time 8.87
data arrival time -10.00
-----------------------------------------------------------
slack (VIOLATED) -1.13