在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 4343|回复: 0

[解决] Hspice仿真避坑--VA created an intermediate Bad C code from Verilog-A module

[复制链接]
发表于 2020-10-27 17:21:07 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
今天仿真时发现一个问题,原来在另一个文件夹的sp文件突然跑不了了,网上也没找到解决方法,仔细检查发现是文件的目录问题,文件目录不能带中文!!!

仿真时的lis文件如下:


****** HSPICE -- O-2018.09-SP2 win64 (Feb 25 2019) ******                     
  Copyright (c) 1986 - 2020 by Synopsys, Inc. All Rights Reserved.              
  This software and the associated documentation are proprietary
  to Synopsys, Inc. This software may only be used in accordance
  with the terms and conditions of a written license agreement with
  Synopsys, Inc. All other use, reproduction, or distribution of
  this software is strictly prohibited.
  Input File: Inverter.sp                                                      
  Command line options: C:\synopsys\Hspice_O-2018.09-SP2\WIN64\hspice.com -i Inverter.sp -o D:\TFT模型\Inverter.lis
  Start time: Tue Oct 27 17:14:49 2020
  lic:  
  lic: FLEXlm: SDK_11.7.3
  lic: USER:   kqt                  HOSTNAME: keqiutan
  lic: HOSTID: "448a5b7acf27"       PID:      6900
  lic: Using FLEXlm license file:
  lic: 27000@keqiutan
  lic: Checkout 1 hspice
  lic: License/Maintenance for hspice will expire on 30-dec-2020/2019.2019
  lic: 1(in_use)/99(total) FLOATING license(s) on SERVER 27000@keqiutan
  lic:   
**info** *pvaI* Module (ntft): 3 unexpanded port, 0 init, 15 behav, 4 contrib, 25/11 expr(s)

**info** *pvaI*        No DIS, 0/0 afCount, 0 MT, sys, IO(0/0/0/0)

**info** *pvaI*        0 gmdIsThreadSafe

**info** *pvaI*        0 const-G and 0 const-C, Has switchBranch, 22 bypassOpt, 0 bus2scalar, 0 vwb

**info** *pvaI*        set_va_exp = 80 [80.0, 704.0] set by default

**warning** *pvaW*        variable 'vg' initialized but not used in RHS, deleted (NTFT.va:30)

**warning** *pvaW*                   To relax this rule, use 'setenv PVA_KEEP_VARS 1' to keep variables for probing.

**warning** *pvaW*        variable 'vgd' declared but not used in RHS, deleted (NTFT.va:22)

**info** *pvaI*        generated 0 flow node(s) during compilation.

**info** *pvaI* Module (ptft): 3 unexpanded port, 0 init, 15 behav, 4 contrib, 25/11 expr(s)

**info** *pvaI*        No DIS, 0/0 afCount, 0 MT, sys, IO(0/0/0/0)

**info** *pvaI*        0 gmdIsThreadSafe

**info** *pvaI*        0 const-G and 0 const-C, Has switchBranch, 22 bypassOpt, 0 bus2scalar, 0 vwb

**info** *pvaI*        set_va_exp = 80 [80.0, 704.0] set by default

**warning** *pvaW*        variable 'vg' initialized but not used in RHS, deleted (PTFT.va:30)

**warning** *pvaW*        variable 'vgd' declared but not used in RHS, deleted (PTFT.va:22)

**info** *pvaI*        generated 0 flow node(s) during compilation.

**info** *pvaI* #### Total 454 line-size(s), 50/22 expr(s), 8 contr(s), 0 init(s), 30 behav(s), 6 port(s)

**info** *pvaI* system & gcc return code is 1

**error** *pvaE* pVA created an intermediate Bad C code from Verilog-A module



          ***** job aborted
1****** HSPICE -- O-2018.09-SP2 win64 (Feb 25 2019) ******                     
******  


****** job statistics summary tnom=  25.000 temp=  25.000 ******

  ******  HSPICE Threads Information  ******

  Command Line Threads Count :     1
  Available CPU Count        :     4
  Actual Threads Count       :     1


  ******  Circuit Statistics  ******
  # nodes       =       0 # elements   =       0
  # resistors   =       0 # capacitors =       0 # inductors   =       0
  # mutual_inds =       0 # vccs       =       0 # vcvs        =       0
  # cccs        =       0 # ccvs       =       0 # volt_srcs   =       0
  # curr_srcs   =       0 # diodes     =       0 # bjts        =       0
  # jfets       =       0 # mosfets    =       0 # U elements  =       0
  # T elements  =       0 # W elements =       0 # B elements  =       0
  # S elements  =       0 # P elements =       0 # va device   =       0
  # vector_srcs =       0 # N elements =       0


  ******  Runtime Statistics (seconds)  ******

  analysis           time    # points   tot. iter  conv.iter
  op point           0.00           1           0
  readin             0.01
  errchk             0.00
  setup              0.00
  output             0.00


           peak memory used         57.13 megabytes
           total cpu time            4.05 seconds
           total elapsed time        4.30 seconds
           job started at     17:14:49 10/27/2020
           job ended   at     17:14:53 10/27/2020


  lic: Release hspice token(s)
lic: total license checkout elapse time:        0.25(s)


您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /1 下一条

小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-15 19:59 , Processed in 0.014206 second(s), 6 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表