在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
楼主: Juneje

[资料] Transient-Induced Latchup in CMOS Integrated Circuit / Mind-Dou Ker (柯明道)

[复制链接]
发表于 2014-10-9 07:47:34 | 显示全部楼层
Good!
发表于 2014-12-26 22:09:35 | 显示全部楼层
a good reference
发表于 2014-12-27 19:48:33 | 显示全部楼层
這好的資料必讀..謝謝@!@
发表于 2015-4-14 15:12:04 | 显示全部楼层
讚喔!!!感謝....
发表于 2015-4-15 08:44:36 | 显示全部楼层
多谢  下来看看
发表于 2015-9-25 01:52:01 | 显示全部楼层
好书! 谢谢!
发表于 2015-10-1 14:07:19 | 显示全部楼层
perfect la
发表于 2016-5-26 13:47:01 | 显示全部楼层
THANK YOU
发表于 2016-8-22 02:07:48 | 显示全部楼层
Is this a scanned version?
 楼主| 发表于 2016-9-20 13:42:12 | 显示全部楼层
http://as.wiley.com/WileyCDA/WileyTitle/productCd-0470824077.html
[img]

Transient-Induced Latchup in CMOS Integrated Circuits

Transient-Induced Latchup in CMOS Integrated Circuits
[/img]
Transient-Induced Latchup in CMOS Integrated Circuits

Ming-Dou Ker, Sheng-Fu Hsu
ISBN: 978-0-470-82407-8
320 pages
June 2009, Wiley-IEEE Press
------DescriptionThe book all semiconductor device engineers must read to gain a practical feel for latchup-induced failure to produce lower-cost and higher-density chips.
Transient-Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the critical issues that have resurfaced for CMOS technologies. Once readers can gain an understanding of the standard practices for TLU, Ker and Hsu discuss the physical mechanism of TLU under a system-level ESD test, while introducing an efficient component-level TLU measurement setup. The authors then present experimental methodologies to extract safe and area-efficient compact layout rules for latchup prevention, including layout rules for I/O cells, internal circuits, and between I/O and internal circuits. The book concludes with an appendix giving a practical example of extracting layout rules and guidelines for latchup prevention in a 0.18-micrometer 1.8V/3.3V silicided CMOS process.
Presents real cases and solutions that occur in commercial CMOS IC chips
Equips engineers with the skills to conserve chip layout area and decrease time-to-market
Written by experts with real-world experience in circuit design and failure analysis
Distilled from numerous courses taught by the authors in IC design houses worldwide
The only book to introduce TLU under system-level ESD and EFT tests
This book is essential for practicing engineers involved in IC design, IC design management, system and application design, reliability, and failure analysis. Undergraduate and postgraduate students, specializing in CMOS circuit design and layout, will find this book to be a valuable introduction to real-world industry problems and a key reference during the course of their careers.


------
Author Information
Ming-Dou Ker is a Professor of Electronics Engineering at National Chiao-Tung University, where he also serves as the Director of the College of Electrical Engineering and Computer Science Master's Degree Program. He is also the Associate Executive Director of Taiwan's National Science and Technology Program on System-on-Chip, and in the past has worked as the Department Manager in the VLSI Design Division of the Computer and Communication Research Laboratories (CCL), Industrial Technology Research Institute (ITRI). Ker has published 300 technical papers in international journals and conferences related to reliability and quality design for circuits and systems in CMOS technology. He has also proposed many inventions to improve reliability and quality of integrated circuits, generating 125 U.S. patents and 135 Taiwan patents in Taiwan. As an active member of the global IEEE community, he has been Technical Program Committee and Session Chair of numerous international conferences and was selected as the Distinguished Lecturer in IEEE Circuits and Systems Society for year 2006-2007. In 2007 Ker was named IEEE Fellow for his contributions to electrostatic protection in integrated circuits, and performance optimization of VLSI micro-systems. He holds a Ph.D. from the Institute of Electronics, National Chiao-Tung University.


------
Table of Contents
Preface.
1 Introduction.
1.1 Latchup Overview.
1.2 Background of TLU.
1.3 Categories of TLU-Triggering Modes.
1.4 TLU Standard Practice.
References.
2 Physical Mechanism of TLU under the System-Level ESD Test.
2.1 Background.
2.2 TLU in the System-Level ESD Test.
2.3 Test Structure.
2.4 Measurement Setup.
2.5 Device Simulation.
2.6 TLU Measurement.
2.7 Discussion.
2.8 Conclusion.
References.
3 Component-Level Measurement for TLU under System-Level ESD Considerations.
3.1 Background.
3.2 Component-Level TLU Measurement Setup.
3.3 Influence of the Current-Blocking Diode and Current-Limiting Resistance on the Bipolar Trigger Waveforms.
3.4 Influence of the Current-Blocking Diode and Current-Limiting Resistance on the TLU Level.
3.5 Verifications of Device Simulation.
3.6 Suggested Component-Level TLU Measurement Setup.
3.7 TLU Verification on Real Circuits.
3.8 Evaluation on Board-Level Noise Filters to Suppress TLU.
3.9 Conclusion.
References.
4 TLU Dependency on Power-Pin Damping Frequency and Damping Factor in CMOS Integrated Circuits.
4.1 Examples of Different DFreq and DFactor in the System-Level ESD Test.
4.2 TLU Dependency on DFreq and DFactor.
4.3 Experimental Verification on TLU.
4.4 Suggested Guidelines for TLU Prevention.
4.5 Conclusion.
References.
5 TLU in CMOS ICs in the Electrical Fast Transient Test.
5.1 Electrical Fast Transient Test.
5.2 Test Structure.
5.3 Experimental Measurements.
5.4 Evaluation on Board-Level Noise Filters to Suppress TLU in the EFT Test.
5.5. Conclusion.
References.
6 Methodology on Extracting Compact Layout Rules for Latchup Prevention.
6.1 Introduction.
6.2 Latchup Test.
6.3 Extraction of Layout Rules for I/O Cells.
6.4 Extraction of Layout Rules for Internal Circuits.
6.5 Extraction of Layout Rules between I/O Cells and Internal Circuits.
6.6 Conclusion.
References.
7 Special Layout Issues for Latchup Prevention.
7.1 Latchup Between Two Different Power Domains.
7.2 Latchup in Internal Circuits Adjacent to Power-Rail ESD Clamp Circuits.
7.3 Unexpected Trigger Point to Initiate Latchup in Internal Circuits.
7.4 Other Unexpected Latchup Paths in CMOS ICs.
7.5 Conclusion.
References.
8 TLU Prevention in Power-Rail ESD Clamp Circuits.
8.1 In LV CMOS ICs.
8.2 In HV CMOS ICs.
8.3 Conclusion.
References.
9 Summary.
9.1 TLU in CMOS ICs.
9.2 Extraction of Compact and Safe Layout Rules for Latchup Prevention.
Appendix A: Practical Application Extractions of Latchup Design Rules in a 0.18-mm 1.8 V/3.3V Silicided CMOS Process.
A.1 For I/O Cells.
A.2 For Internal Circuits.
A.3 For Between I/O and Internal Circuits.
A.4 For Circuits across Two Different Power Domains.
A.5 Suggested Layout Guidelines.
Index.
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-22 07:31 , Processed in 0.023719 second(s), 7 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表