Startpoint: rd (input port)
Endpoint: reg_array/clk_gate_data_out_reg_7/latch
(negative level-sensitive latch clocked by src_clk)
Path Group: src_clk
Path Type: min
Des/Clust/Port Wire Load Model Library
------------------------------------------------
ecp enG2000K fs90a_c_generic_core_ss2p25v125c
Point Fanout Cap Trans Incr Path
----------------------------------------------------------------------------------------------
clock (input port clock) (rise edge) 0.00 0.00
clock network delay (ideal) 0.00 0.00
input external delay 0.00 0.00 f
rd (in) 0.28 0.15 0.15 f rd (net) 1 0.14 0.00 0.15 f reg_array/rd (reg_array) 0.00 0.15 f
reg_array/rd (net) 0.14 0.00 0.15 f
reg_array/clk_gate_data_out_reg_7/EN (SNPS_CLOCK_GATE_HIGH_reg_array_1) 0.00 0.15 f
reg_array/clk_gate_data_out_reg_7/EN (net) 0.14 0.00 0.15 f
reg_array/clk_gate_data_out_reg_7/latch/D (QDBHN) 0.28 0.00 0.15 f
data arrival time 0.15
clock src_clk (rise edge) 59.52 59.52
clock network delay (ideal) 0.00 59.52
reg_array/clk_gate_data_out_reg_7/latch/CKB (QDBHN) 0.00 59.52 r
library hold time -0.13 59.39
data required time 59.39
----------------------------------------------------------------------------------------------
data required time 59.39
data arrival time -0.15
----------------------------------------------------------------------------------------------
slack (VIOLATED) -59.24