在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 4655|回复: 15

[资料] RF CMOS Frequency Synthesizers and Oscillators for Wireless Applications

[复制链接]
发表于 2012-6-3 11:26:46 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
Integrated RF CMOS Frequency Synthesizers and Oscillators for Wireless Applications

Degree Doctor of Philosophy, Ohio State University, Electrical Engineering, 2004.

Abstract PLL (Phase-Locked Loop) frequency synthesizers are used in wireless transceivers for frequency conversion. Recent directions in PLL frequency synthesizer research and development are to fully integrate PLL synthesizers in CMOS technology, to improve phase noise performance, and to operate wide range of frequency bands and channel bandwidths. Fully integration of synthesizers in CMOS technology is desired for low cost, low power consumption and small size in mobile wireless terminals. Low phase noise is required by digital modulation techniques which have been used in new mobile standards for the efficient use of the frequency spectrum. Operation over a wide range of frequency bands and channel bandwidths are required to support migration and backward compatibility in the wireless standard evolution. This work investigates the PLL frequency synthesizer design and implementation in CMOS technology with focus on integration of wideband VCOs (Voltage-Controlled Oscillators). Phase noise of a PLL synthesizer is a major design parameter. A PLL noise model is developed for noise optimization purposes. Wideband RF VCO design with sub-bands is investigated. Frequency planning, synthesizer architecture and technology considerations are also explored for wideband VCO design. Band switching techniques VCO tuning range presented. Active VCO circuit topologies and resonator design are also presented. The PLL frequency synthesizers are designed and implemented for a multi-band/standard(IEEE 802.11a/b/g) WLAN radio in 0.18um CMOS. Phase noise trade-offs for PLL design are explored in this application. Development and design of a wideband VCO for this application is also presented. An auto calibration circuit is developed for VCO tuning band selection. Another application of the wideband PLL frequency synthesizer is designed and implemented for a fully integrated dual-mode frequency synthesizer for GSM and WCDMA standards in 0.5um CMOS. A hybrid integer-N/fractional-N architecture is developed to meet the multi-standard requirements. Design and implementation of high performance RF VCO depends on the RF models of the devices. RF CMOS characterization and modeling techniques are explored. Microwave wafer measurement and calibration techniques are also investigated for CMOS technology.

Advisor Mohammed ElNaggar
pll2.jpg

Integrated RF CMOS Frequency Synthesizers and Oscillators for Wireless Applications.rar

1.94 MB, 下载次数: 226 , 下载积分: 资产 -2 信元, 下载支出 2 信元

发表于 2012-6-3 21:52:42 | 显示全部楼层
这篇论文比较早了,看看
发表于 2013-1-16 19:24:08 | 显示全部楼层
回复 1# hi_china59


    看看
发表于 2013-1-16 21:23:24 | 显示全部楼层
看看  谢谢分享
发表于 2016-5-17 16:35:45 | 显示全部楼层
THANK YOU
发表于 2016-8-30 16:07:10 | 显示全部楼层
RF CMOS Frequency Synthesizers and Oscillators for Wireless Applications
发表于 2017-2-13 16:13:45 | 显示全部楼层
thank for your sharings
发表于 2017-3-22 22:31:27 | 显示全部楼层
很早的论文了
发表于 2020-6-23 09:42:07 | 显示全部楼层
谢谢
发表于 2020-7-15 15:39:40 | 显示全部楼层
谢谢
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-22 01:52 , Processed in 0.028620 second(s), 9 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表