在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 1043|回复: 2

A 1.5V 10-b 30-MS/s CMOS Pipelined

[复制链接]
发表于 2009-4-2 09:59:10 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
A 1.5V 10-b 30-MS/s CMOS Pipelined
Analog-to-Digital Converter

0493.pdf

400.37 KB, 下载次数: 22 , 下载积分: 资产 -2 信元, 下载支出 2 信元

发表于 2011-10-20 12:08:51 | 显示全部楼层
好东西
发表于 2011-10-20 12:28:12 | 显示全部楼层
Circuits IEEE International Symposium on and Systems, 2007.
ISCAS 2007 Paper
Abstract:
A 10-b 30-MS/s low power CMOS pipelined analog-to-digital converter (ADC) is described. A low-voltage technique is proposed for pipelined analog-to-digital converter that avoids the use of on-chip clock voltage doubler, multithreshold voltage process, bootstrapped switch, or switched-opamp technique. At the front-end, a low-voltage S/H circuit with cross-coupled input sampling switch is employed to eliminate the input signal feedthrough and enhance the dynamic performance of the pipelined ADC. The cross-coupled configuration of multiplying digital-to-analog converter (MDAC) also provides an effective common-mode feedback to overcome the problem of common-mode accumulation. This design achieves DNL and INL of 0.38LSB and 0.46LSB respectively, while SNDR is 58.5dB and SFDR is 66.1dB at an input frequency of 12MHz. Operating at 30MS/S sampling rate under a single 1.5V power supply, the power consumption is 36.8mW in a 0.35 mum CMOS process. Simulations have been performed to demonstrate the feasibility of this new technique.
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条

小黑屋| 手机版| 关于我们| 联系我们| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2025-2-25 22:19 , Processed in 0.015635 second(s), 7 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表