在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 7591|回复: 35

Principles of Verifiable RTL Design

[复制链接]
发表于 2009-3-12 20:23:07 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
The first edition of Principles of Verifiable RTL Design offered a common sense method for simplifying and unifying assertion specification by creating a set of predefined specification modules that could be instantiated within the designer's RTL. Since the release of the first edition, an entire industry-wide initiative for assertion specification has emerged based on ideas presented in the first edition. This initiative, known as the Open Verification Library Initiative (www.verificationlib.org), provides an assertion interface standard that enables the design engineer to capture many interesting properties of the design and precludes the need to introduce new HDL constructs (i.e., extensions to Verilog are not required). Furthermore, this standard enables the design engineer to `specify once,' then target the same RTL assertion specification over multiple verification processes, such as traditional simulation, semi-formal and formal verification tools. The Open Verification Library Initiative is an empowering technology that will benefit design and verification engineers while providing unity to the EDA community (e.g., providers of testbench generation tools, traditional simulators, commercial assertion checking support tools, symbolic simulation, and semi-formal and formal verification tools). The second edition of Principles of Verifiable RTL Design expands the discussion of assertion specification by including a new chapter entitled `Coverage, Events and Assertions'. All assertions exampled are aligned with the Open Verification Library Initiative proposed standard. Furthermore, the second edition provides expanded discussions on the following topics: start-up verification; the place for 4-state simulation; race conditions; RTL-style-synthesizable RTL (unambiguous mapping to gates); more `bad stuff'. The goal of the second edition is to keep the topic current. Principles of Verifiable RTL Design, A Functional Coding Style Supporting Verification Processes, Second Edition tells you how you can write Verilog to describe chip designs at the RTL level in a manner that cooperates with verification processes. This cooperation can return an order of magnitude improvement in performance and capacity from tools such as simulation and equivalence checkers. It reduces the labor costs of coverage and formal model checking by facilitating communication between the design engineer and the verification engineer. It also orients the RTL style to provide more useful results from the overall verification process.

Principles of Verifiable RTL Design: A Functional Coding Style Supporting Verification Processes in Verilog

Author:Lionel Bening, Harry Foster
Edition: 2, illustrated
Springer, 2001
ISBN 0792373685, 9780792373681
281 pages

Principles of Verifiable RTL Design.pdf

2.02 MB, 下载次数: 276 , 下载积分: 资产 -2 信元, 下载支出 2 信元

发表于 2009-3-17 21:09:18 | 显示全部楼层
haoshu fenxiang
发表于 2009-3-17 23:01:08 | 显示全部楼层
Digital design??
发表于 2009-3-18 11:25:26 | 显示全部楼层
great
发表于 2009-5-14 07:11:32 | 显示全部楼层
这是第一版!!!!!!!!!!
发表于 2009-5-26 21:55:21 | 显示全部楼层
good book!
发表于 2009-6-6 13:37:50 | 显示全部楼层
这是第一版
发表于 2009-6-6 15:44:26 | 显示全部楼层
正需要!感激啊!!!!!!!!!
发表于 2009-6-10 00:22:18 | 显示全部楼层
:victory: :victory: :victory: :victory:
发表于 2009-6-11 07:52:23 | 显示全部楼层

Thanks a lot!!!

Thanks a lot!!!
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-12-22 23:13 , Processed in 0.027190 second(s), 9 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表