在线咨询 切换到宽版
eetop公众号 创芯大讲堂 创芯人才网

 找回密码
 注册

手机号码,快捷登录

手机号码,快捷登录

搜帖子
查看: 17126|回复: 66

Pipeline A/D Converter Design in Deep-Submicron CMOS

[复制链接]
发表于 2008-11-20 10:02:53 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

×
High-Performance Pipeline A/D Converter
Design in Deep-Submicron CMOS

Doctor of Philosophy
in
Engineering – Electrical Engineering and Computer Sciences
in the
GRADUATE DIVISION
of the
UNIVERSITY of CALIFORNIA, BERKELEY


by
Yun Chiu
Doctor of Philosophy in Engineering
University of California, Berkeley
Professor Paul R. Gray, Chair

High-Performance Pipeline AD Converter Design in Deep-Submicro CMOS.pdf

1.12 MB, 下载次数: 420 , 下载积分: 资产 -2 信元, 下载支出 2 信元

 楼主| 发表于 2008-11-20 10:04:46 | 显示全部楼层
Table of Contents
List of Figures................................................................................................. vi
List of Tables.................................................................................................. ix
Chapter 1 Introduction................................................................................ 1
1.1 Wireless Communication ............................................................. 1
1.2 Challenges of Broadband Radio................................................... 3
1.3 CMOS Technology Scaling ......................................................... 5
1.4 A/D Interface ................................................................................ 8
1.5 Research Contribution ................................................................ 10
1.6 Thesis Organization.................................................................... 11
Chapter 2 Pipeline Architecture Power Efficiency................................ 14
2.1 Pipeline ADC Architecture ........................................................ 14
2.2 Power Efficiency under Low Supply Voltage ........................... 17
2.2.1 kT /C Noise...................................................................... 17
2.2.2 Power Consumption of Pipeline ADC.............................. 18
2.3 Stage-Scaling Analysis of Pipeline ADC .................................. 20
2.3.1 Cline-Gray Model ............................................................. 21
2.3.2 Parasitic-Loaded Amplifier Model ................................... 22
2.3.3 Stage-Scaling Analysis Revisited ..................................... 25
2.3.4 Summary............................................................................ 28
2.3.4.1 Speed Factor............................................................. 29
2.3.4.2 Taper Factor ............................................................. 30
Chapter 3 Capacitor Error-Averaging.................................................... 35
3.1 Pipeline ADC Error Mechanism................................................ 36
3.2 Capacitor Matching Accuracy.................................................... 38
3.3 Precision Conversion Techniques.............................................. 40
3.3.1 Active Capacitor Error-Averaging.................................... 42
3.3.2 Passive Capacitor Error-Averaging – Part I ..................... 44
3.3.3 Passive Capacitor Error-Averaging – Part II.................... 47
3.3.4 Power Efficiency ............................................................... 48
3.3.5 Monte Carlo Simulation.................................................... 49
Appendix
A3.1 MDAC Capacitor Matching.................................................... 52
A3.2 Active CEA.............................................................................. 54
A3.3 Passive CEA (I) ....................................................................... 56
A3.4 Passive CEA (II) ...................................................................... 58
Chapter 4 Prototype Design...................................................................... 62
4.1 Sampling Clock Skew ................................................................ 62
4.2 Amplifier and Sub-ADC Sharing............................................... 64
4.3 Nested CMOS Gain Boosting .................................................... 68
4.4 Discrete-Time Common-Mode Regulation ............................... 69
4.5 Dynamic Comparator ................................................................. 73
4.6 Sampling Switch......................................................................... 74
Appendix
A4.1 Discrete-Time Common-Mode Regulation ............................ 75
Chapter 5 Experimental Results .............................................................. 79
5.1 Static Linearity............................................................................ 80
5.2 Dynamic Linearity...................................................................... 82
5.2.1 SNDR, THD, and SFDR................................................... 82
5.2.2 ADC Performance Sensitivity........................................... 84
Chapter 6 Conclusion ................................................................................ 87
回复 支持 反对

使用道具 举报

发表于 2008-11-21 00:14:07 | 显示全部楼层
感谢楼主啊
回复 支持 反对

使用道具 举报

发表于 2008-11-21 09:24:03 | 显示全部楼层
多谢搂住
回复 支持 反对

使用道具 举报

发表于 2008-11-22 16:00:35 | 显示全部楼层
多谢楼主啊 呵呵
回复 支持 反对

使用道具 举报

头像被屏蔽
发表于 2008-11-22 16:14:22 | 显示全部楼层
提示: 作者被禁止或删除 内容自动屏蔽
回复 支持 反对

使用道具 举报

发表于 2008-11-24 18:01:58 | 显示全部楼层
Thanks a lot!!!
回复 支持 反对

使用道具 举报

发表于 2008-11-27 01:45:45 | 显示全部楼层
多謝樓主發帖
回复 支持 反对

使用道具 举报

发表于 2008-12-16 19:05:55 | 显示全部楼层

thanks

thanks
thanks
回复 支持 反对

使用道具 举报

发表于 2008-12-17 09:59:21 | 显示全部楼层
多谢,看看
回复 支持 反对

使用道具 举报

您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /1 下一条

手机版| 小黑屋| 关于我们| 联系我们| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2025-8-23 22:54 , Processed in 0.019996 second(s), 7 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表