在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 1515|回复: 7

[资料] TIGFET Silicon Nano-wire 10nm Standard Cell Library

[复制链接]
发表于 2022-12-6 17:44:52 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
An open source standard cell library using TIGFET-10nm-PDK silicon nanowire device technology.

This kit consists of a SPICE model based on TCAD and Verilog-AMS models using Cadence Liberate for library generation.

Available cells are listed in cell_list.rpt

Directory Structure
db/ -- contains library in a database format, compatible with synthesis EDA tools
docs/ -- contains html documentations of logic gates
lib/ -- contains library in a Liberty format of logic gates
spice/ -- contains SPICE netlist used for the characterization
verilog/ -- contains behavioral Verilog of logic gates

Citation
If you find this useful for your research, please use the following bibtex to cite us:

@inproceedings{keyser_vlsisoc_2022,
  title={An Energy-Efficient Three-Independent-Gate FET Cell Library for Low-Power Edge Computing},
  author={Keyser, Michael and Gauchi, Roman and Gaillardon, Pierre-Emmanuel},
  booktitle={{IFIP}/{IEEE} International Conference on Very Large Scale Integration ({VLSI-SoC})},
  year={2022}
}

License
This project is licensed under the MIT License - see the LICENSE file for details.

TIGFET-10nm-SCLIB-main.zip (3.33 MB, 下载次数: 72 )

发表于 2022-12-6 20:30:42 | 显示全部楼层
多谢分享
发表于 2022-12-6 20:59:55 | 显示全部楼层
谢谢分享
发表于 2022-12-7 12:43:14 | 显示全部楼层
谢谢分享!!
发表于 2023-8-7 18:00:31 | 显示全部楼层
楼主辛苦了
发表于 2023-8-9 10:52:56 | 显示全部楼层
Tnx..
发表于 2024-3-17 20:38:53 | 显示全部楼层
感谢分享
发表于 2024-3-31 01:47:45 | 显示全部楼层
感谢分享
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条

×

小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-23 01:35 , Processed in 0.020655 second(s), 8 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表