Information: Some cells in the scenario are using inferred operating conditions.
* Some/all delay information is back-annotated.
# A fanout number of 1000 was used for high fanout net computations.
Scenario : POST_CTS_SCENARIO
Parasitic source : LPE
Parasitic mode : RealRC
Extraction mode : MIN_MAX
Extraction derating : 125/125
Information: Percent of Arnoldi-based delays = 3.65% on scenario POST_CTS_SCENARIO
Startpoint: u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/v_ckd1_clk_pre_reg
(rising edge-triggered flip-flop clocked by p1clk)
Endpoint: u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/count_ckd1_vclk_reg_0_
(rising edge-triggered flip-flop clocked by p1clk)
Scenario: POST_CTS_SCENARIO
Path Group: p1clk
Path Type: max
Point Incr Path Voltage
------------------------------------------------------------------------------------
clock p1clk (rise edge) 0.0 0.0
clock network delay (propagated) 0.6 0.6
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/v_ckd1_clk_pre_reg/CK (DFFSX4M)
0.0 0.6 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/v_ckd1_clk_pre_reg/Q (DFFSX4M)
0.9 1.5 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/icc_clock308/Y (CLKBUFX1M)
0.3 & 1.9 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/icc_route_opt84/Y (CLKBUFX1M)
0.5 & 2.3 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/icc_route_opt83/Y (CLKBUFX1M)
0.4 & 2.7 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/icc_route_opt15/Y (CLKBUFX2M)
0.7 & 3.4 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/U221/Y (NAND2X2M)
0.4 & 3.8 f 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/U222/Y (OR2X2M)
0.3 & 4.1 f 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/U20/Y (NAND2X6M)
0.1 & 4.1 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/U258/Y (NOR2X2M)
0.1 & 4.2 f 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/count_ckd1_vclk_reg_0_/D (DFFRHQX4M)
0.0 & 4.2 f 1.08
data arrival time 4.2
clock p1clk (rise edge) 1.5 1.5
clock network delay (propagated) 3.8 5.3
clock uncertainty -0.3 5.0
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/count_ckd1_vclk_reg_0_/CK (DFFRHQX4M)
0.0 5.0 r
library setup time -0.1 4.9
data required time 4.9
------------------------------------------------------------------------------------
data required time 4.9
data arrival time -4.2
------------------------------------------------------------------------------------
slack (MET) 0.7
Information: Some cells in the scenario are using inferred operating conditions.
* Some/all delay information is back-annotated.
# A fanout number of 1000 was used for high fanout net computations.
Scenario : POST_CTS_SCENARIO
Parasitic source : LPE
Parasitic mode : RealRC
Extraction mode : MIN_MAX
Extraction derating : 125/125
Information: Percent of Arnoldi-based delays = 3.65% on scenario POST_CTS_SCENARIO
Startpoint: u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/count_ckd1_vclk_reg_0_
(rising edge-triggered flip-flop clocked by p1clk)
Endpoint: u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/v_ckd1_clk_pre_reg
(rising edge-triggered flip-flop clocked by p1clk)
Scenario: POST_CTS_SCENARIO
Path Group: p1clk
Path Type: max
Point Incr Path Voltage
------------------------------------------------------------------------------------
clock p1clk (rise edge) 0.0 0.0
clock network delay (propagated) 4.3 4.3
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/count_ckd1_vclk_reg_0_/CK (DFFRHQX4M)
0.0 4.3 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/count_ckd1_vclk_reg_0_/Q (DFFRHQX4M)
0.4 4.7 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/U292/Y (XNOR2X1M)
0.2 & 4.8 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/U291/Y (NAND2X3M)
0.1 & 4.9 f 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/U281/Y (NOR2X4M)
0.2 & 5.1 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/icc_clock264/Y (OAI2BB2X8M)
0.1 & 5.2 f 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/icc_clock246/Y (INVX16M)
0.1 & 5.3 r 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/icc_clock134/Y (CLKINVX40M)
0.1 @ 5.4 f 1.08
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/v_ckd1_clk_pre_reg/D (DFFSX4M)
0.0 @ 5.4 f 1.08
data arrival time 5.4
clock p1clk (rise edge) 1.5 1.5
clock network delay (propagated) 0.6 2.1
clock uncertainty -0.3 1.8
u_power_pso/u_cpu_subsystem/u_clkrst/u_clk_div/v_ckd1_clk_pre_reg/CK (DFFSX4M)
0.0 1.8 r
library setup time -0.1 1.7
data required time 1.7
------------------------------------------------------------------------------------
data required time 1.7
data arrival time -5.4
------------------------------------------------------------------------------------
slack (VIOLATED) -3.8