在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 4506|回复: 7

Design mapping algorithms for hybrid FPGAs(Krishnamoorthy, Srinivasaraghavan.)

[复制链接]
发表于 2009-2-17 13:53:43 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
論文題目:Design mapping algorithms for hybrid FPGAs
論文編號:3118313
論文作者:Krishnamoorthy, Srinivasaraghavan
學位名稱:PhD
畢業學校:[UNIVERSITY OF MASSACHUSETTS AMHERST (0118)
畢業年份:2004
論文頁數:140
指導教授:Tessier, Russell
原始資料:DAI-B 65/01, p. 360, Jul 2004
主題分類:ENGINEERING, ELECTRONICS AND ELECTRICAL (0544);COMPUTER SCIENCE (0984)
論文摘要:The ongoing advancements in VLSI technology and Field Programmable Gate Array (FPGA) architectures have enabled the development of multi-million gate hybrid FPGAs containing diverse types of on-chip resources. Each type of resource in a hybrid FPGA is best suited for implementing a particular type of logic function. Given a target hybrid FPGA containing look-up tables (LUTs) and product term blocks (PLAs), this dissertation presents mapping approaches to minimize the design LUT count by packing PLAs, subject to user-defined performance constraints. The mapping approaches developed during the course of this dissertation support both gate-level and register transfer level (RTL) design descriptions. Given a gate-level design description, potential design PLA partitions are identified using a subgraph identification heuristic. PLA candidate partitions are subsequently selected using fast area, delay and Pterm estimators that evaluate and rank the fitness of each potential PLA partition. Given an RTL design description, the design RTL constructs are initially characterized using rule-based RTL area, delay and Pterm estimators. Based on the estimations, RTL structures are appropriately sized for PLAs using a set of RTL partitioning and clustering algorithms. In both the gate- level and RTL approaches, the rest of the design that is not mapped to PLAs is considered to be the LUT partition and is fed to vendor tools along with PLA partitions for final synthesis, placement and routing. It is shown that when tinning-constrained, our gate-level design mapping approach reduces LUT utilization for Apex20KE devices [1] by 8% and when unconstrained by 14% by migrating logic from LUTs to Pterm structures. Due to the presence of fewer number of PLA candidate subgraphs at RTL, the PLA logic identification procedure at RTL is twice as fast as the gate-level PLA subgraph identification procedure and saves about twice the number of LUTs.


[ 本帖最后由 tterry1234 于 2009-2-17 14:12 编辑 ]

Design mapping algorithms for hybrid FPGAs(Krishnamoorthy, Srinivasaraghavan.).part1.rar

3.81 MB, 下载次数: 48 , 下载积分: 资产 -2 信元, 下载支出 2 信元

Design mapping algorithms for hybrid FPGAs(Krishnamoorthy, Srinivasaraghavan.).part2.rar

1.57 MB, 下载次数: 45 , 下载积分: 资产 -2 信元, 下载支出 2 信元

发表于 2009-2-17 14:10:10 | 显示全部楼层
学习学习,谢谢
发表于 2009-2-17 14:45:08 | 显示全部楼层
good!
发表于 2009-2-17 14:53:01 | 显示全部楼层
good!
发表于 2016-7-8 09:45:56 | 显示全部楼层
THANK YOU
发表于 2016-7-8 14:04:38 | 显示全部楼层
thnx!
发表于 2016-8-11 11:34:36 | 显示全部楼层
FPGA !!!
发表于 2019-6-5 02:12:18 | 显示全部楼层
thanx for sharing
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条

×

小黑屋| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-4-26 19:04 , Processed in 0.040754 second(s), 10 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表