|
马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。
您需要 登录 才可以下载或查看,没有账号?注册
x
Cadence Allegro SPB 16.6 Hotfix S001现在已经提供下载了!Cadence Allegro SPB V16.60已经推出补丁文件了!
现在提供下载地址:http://www.orcad.nl/patches/Hotfix_SPB16.60.001_wint_1of1.exe
目前可以下载,并且成功安装了!
修订的内容很多:
DATE: 12-18-2012 HOTFIX VERSION: 001
===================================================================================================================================0 _9 ? ~9 j0 r$ I! j1 v
CCRID PRODUCT PRODUCTLEVEL2 TITLE
===================================================================================================================================; E$ e. B) P: g8 v
501079 ALLEGRO_EDITOR MODULES Enhancement for Module swap function similar to component swap
745682 CONCEPT_HDL CORE Attributes window requires resizing each time DEHDL is launched; o' a0 H; ^4 }: K" Q6 z- f
825846 CONCEPT_HDL CORE The module_order.dat file gets corrupted
871886 CONCEPT_HDL CORE Browse button in Signal Integrity window of DE-HDL option causes program crash
891439 ALLEGRO_EDITOR INTERACTIV moving cline segments5 M2 L$ r6 k3 H9 B3 G' b7 G
898029 CAPTURE PRINT/PLOT/OUTPU ENH: TCL:To show net alias clearly in print out if alias has underscore: u" p$ s5 c' {; Y7 R9 \* m
923210 CONCEPT_HDL CORE Search with multiple properties does not show all properties% q+ L( H' ] b/ `3 o4 K
938977 CONCEPT_HDL CORE Properties attached to standard/DRAWING symbol does not propagate to parts placed in the schematic
947451 ALLEGRO_EDITOR INTERACTIV Allow the tool to select multiple shapes when assigning a net to more than one shape.
968646 ALLEGRO_EDITOR EDIT_ETCH The Cline to Pad spacing not followed for Multidrill pad it is more then minimum spacing
976723 ADW MODEL_MANAGEMENT SI DML Model has to be provided the Auto Generate function for discrete components on DBeditor, A2 D; \7 [, x! S
981767 SCM UI Add series termination in ASA will crash if both output and input pins are selected.4 q7 O+ \& L2 Y1 T ~, T( n+ l
982273 SCM OTHER Package radio button is grayed out
988438 CONCEPT_HDL CORE Visible constraint disrupts MOVE command5 q& I+ C" D) r& P& X
989471 ALLEGRO_EDITOR INTERACTIV Functionality to zoom to the selected object in Pre Select Mode
993562 CONCEPT_HDL INFRA After upreving the design save hierarchy is leading to WARNING(SPCOCD-34).
996577 SPECCTRA ROUTE Specctra not routing NET_SHORT connections+ R6 \$ [* R& V' E5 z8 G- a7 c5 j: `
997992 CONCEPT_HDL CORE Why are Page Numbers not enumerated correctly when multiple TOC Symbols are used?/ t4 p! e( V0 E& @) x- u/ ?
1001300 PSPICE MODELEDITOR BUG: Simserver crash with encryptedm model% Y) A$ |- x h* G3 c4 \8 g) D; u
1010124 PSPICE SIMULATOR Monte Carlo summary doesn't list all the runs in case of Convergence error in one of the runs
1013656 SCM OTHER create diff-pair should honour diff-pair setup or ask user for positive negative leg
1013721 ALLEGRO_EDITOR EDIT_ETCH Routing near a 2x3 multi drill padstack does not maintain the spacing constraints.
1016859 SCM REPORTS dsreportgen exits with %errorlevel%0 ]5 {2 ]& U9 ~. m1 W9 B
1018506 ALLEGRO_EDITOR INTERACTIV Edit copy with retain net of via will assign net to pin
1020746 CONCEPT_HDL OTHER PDF Publisher tool behavior inconsistent between OSs8 @$ B; G" e- D0 N* N, g$ G
1020798 SIP_LAYOUT SHAPE Shape not voiding on layer 2 causing shorts' E) l% x) E. q# q I, A2 L9 R
1023051 SCM UI Wrong and incorrect message is generated while adding connectivity in SCM matrix view � DSTABLE-140 M3 y6 h* _, }9 O
1023774 APD WIREBOND After "xml wire profile data" is imported it isn't reflected to actual wire." }3 O- E' K9 B5 x- P m+ k9 _0 `
1023807 SPECCTRA GUI Unable to close SPECCTRA using File > Quit or by clicking on standard window red close cross button @3 v4 | V4 K3 C8 k
1024239 ALLEGRO_EDITOR INTERFACES DXF pin location is moved when I execute DXF out, c0 w" @2 ~9 E8 N8 W- S
1028237 CONCEPT_HDL HDLDIRECT Error binding design when generating simulation netlist: D9 V+ e: D& Z
1030591 CAPTURE LIBRARY Library Correction utiltiy locks the library and deosn't frees it even after being closed2 h, h. N# B4 e+ d5 V9 \4 b0 ?! w
1035624 CONCEPT_HDL CORE Options pre-selected when launching base product2 L, k* i4 ~5 Z/ R6 n8 O
1035896 SIP_LAYOUT ASSY_RULE_CHECK Rule Wire Length under Wire on line in Assembly Rule Checker doesn't work correctly3 v0 B! r* b! X- k1 t
1036580 ALLEGRO_EDITOR MODULES Module created from completely routed board file has lot of missing connections in it.2 S5 A8 \. C( @# }2 a. E7 q9 {! n H
1037345 ALLEGRO_EDITOR INTERACTIV Enhance Allegro's Snap-To tools to select the origin of a sub-drawing(clip file)
1038180 ALLEGRO_EDITOR DRC_CONSTR BGA escapes not being calculated in phase tol
1038285 SCM UI Restore the option to launch DE-HDL after schgen.' Z% n0 c2 S" M* m
1038371 ALLEGRO_EDITOR INTERFACES Import > IDF fails with error "(SPMHDB-187): SHAPE boundary may not cross itself."5 a( d& o) i) ]" K
1038577 ALLEGRO_EDITOR DATABASE Modifying Void crashes Allegro
1039112 ALLEGRO_EDITOR ARTWORK Antietch and Boundary layers deleted when Match Display selected
1039147 ALLEGRO_EDITOR COLOR Need an option to change color of Text marker and Text select in Display listing
1040653 ALLEGRO_EDITOR DATABASE Cannot update netlist data, ERROR(SPMHDB-121): Attribute definition not found.- f( F; G9 e3 }+ d' C
1041368 APD DEGASSING The Degas_No_Void properties assigned to Cline does not work.
1041864 ALLEGRO_EDITOR MANUFACT Allegro crashes when opening the Backdrill setup menu
1042199 SIG_INTEGRITY SIMULATION Waveform list was not refreshed by switching tab.6 ]" `5 ?, b! D4 S5 n: ?% w
1042348 SIP_LAYOUT STREAM_IF GDSII export includes the full refernce path, breaks CATS flow
1043861 SIG_INTEGRITY REPORTS Derating values are NA in bus simulation report when derating table is not in working directory
1043903 GRE GLOBAL This design crashes during planning phases in GRE.- V$ \$ [; A- X9 ~8 x& B
1044029 PSPICE ENCRYPTION Encrypted lib not working for attached
1044222 ALLEGRO_EDITOR INTERACTIV Capture Canvas Image changes working directory+ \. k1 ?( {) |5 U r2 q
1044264 PSPICE SIMULATOR Why does the 'ORPSIM-15009:This device scales to 0.0 at this Temperature' Error occur.
1044577 GRE CORE Plan > Topological either crashes or hangs GRE* v! N( M6 M/ O4 z* x: B# D' D
1044687 TDA CORE tda does not get launched if java is not installed
1044754 SIG_INTEGRITY SIMULATION Incorrect waveforms when simulating with stacked die7 u: K. y5 }2 i- W1 ^0 x& U
1045607 ALLEGRO_EDITOR OTHER Component get placed even after Cancel IDF in form.0 i2 i5 J, y7 Y7 d4 ^
1045694 CONCEPT_HDL INFRA Why to package the design twice to pass the net_short property to the board?9 z+ i, C5 l5 C. [
1045863 CONCEPT_HDL INFRA Customer had the crash several times when they run script with SPB16.51.
1046929 CONSTRAINT_MGR OTHER Unable to create physical of spacing cset after rename the default cset in design entry.
1047590 ALLEGRO_EDITOR SCHEM_FTB Buses created in Allegro-CM are deleted by netrev in traditional flow3 I+ j" a" K I. S& o' n
1047823 CONSTRAINT_MGR OTHER acPutValue predicate text not being displayed at bottom of Constraint Manager window.& M9 T% K0 e @
1048403 ALLEGRO_EDITOR SKILL Allegro crashes opening more than 16 files with skill+ F! R. c, O* q& b! d1 Q
1049262 ALLEGRO_EDITOR OTHER APD and extracta crash owing to Wirebond., L0 K V8 G4 b' Q" [' J
1049303 CONCEPT_HDL CORE Block rename deletes schematic data immediately in 16.5& ^3 y+ N# E. `6 @+ W0 W( ^ d
1049317 CONCEPT_HDL OTHER bomhdl with scm mode not working on RHEL in 16.5+ K+ b; F7 N+ A; ^
1049399 SIG_INTEGRITY OTHER Toggling z-axis delay in CM shows the same value7 X$ f2 V H' g5 N2 c7 _
1049956 ALLEGRO_EDITOR DATABASE BUG:dbdoctor deletes fillets as design is migrated from old version+ U8 D. B; E" k- r0 _
1050408 APD DXF_IF Symbol has 45 degrees rotation in mcm but DXF doesn縯.$ i9 s/ _+ X1 n, {5 S, b7 e" [; g
1050483 ALLEGRO_EDITOR DRC_CONSTR DRC has been waived but after updated DRC system generated a new DRC.
1050918 ALLEGRO_EDITOR MANUFACT Testprep Automatic generate testpoints with wrong padstack Itype in SPB165S026.
1051588 ALLEGRO_EDITOR PAD_EDITOR Pad_Designer library drill report omits some drill holes
1052005 SIG_INTEGRITY OTHER Huge difference in Z-Axis delay with the latest hotfix for 16.5 that did not exist in older ISR's of 16.5.! s4 s8 w" P+ Q s/ n' L
1052045 ALLEGRO_EDITOR OTHER Bug - Thermal relief connects not sustaining 15 degrees component spin in version 16.5 unlike v16.3
1052449 CONCEPT_HDL COPY_PROJECT Copy Project does not update all relative paths in the cpm file+ i& e2 \- C: v7 _0 A, C" X- `, O C
1052600 ALLEGRO_EDITOR SHAPE Adding a specific cline causing shape errors- P$ E7 ?5 A& r, [( m
1052753 ALLEGRO_EDITOR DRC_CONSTR Allegro showing soldermask drc only when the symbol is rotated.0 |( A6 W4 n, Y" c6 Z2 i
1054235 ALLEGRO_EDITOR PLACEMENT Cannot place alt_symbols for mechanical parts.! r( v' a, r+ {" a
1054269 ALLEGRO_EDITOR MANUFACT Backdrill Setup and Analysis crashes on attached design
1054351 ALLEGRO_EDITOR SHAPE Shape voiding fails for board having diffpairs with arcs- d& ^3 v' J- T1 c
1054456 ALLEGRO_EDITOR MENTOR mbs2lib incorrectly translates refdes label
1055273 ALLEGRO_EDITOR INTERFACES DXF exported from Allegro has an offset in pad location for Y- direction.
1055328 CONCEPT_HDL COPY_PROJECT Project Manager - Project Copy
1055481 APD SHAPE keepout does not clear shape unless it's picked up and dropped down/ z0 k9 e& C- u5 }2 E, Z
1055729 CIS GEN_BOM Standard CIS BOM per page is not working correctly with option Process Selection4 z/ C6 ]& k7 @3 Q" k# x
1056418 ALLEGRO_EDITOR OTHER PDF exports the blank text markers whether or not the markers are visible.9 s( }, ]3 ]' ?! p1 r* G. b
1056579 CAPTURE OTHER Ability to define custom variables for titleblocks that update for specific variant views
1057003 ALLEGRO_EDITOR SHAPE Z-copy to create RKI does not follow board outline# f; O# h. H/ r
1057976 ALLEGRO_EDITOR DRC_CONSTR No Same net Spacing DRC on attached design.
1058002 SIG_INTEGRITY SIMULATION Incorrect Xtalk sim netlist was created./ s8 U1 z) e8 |# z4 P# |1 E
1058364 ALLEGRO_EDITOR SKILL axlTransformObject() is moving refdes text when only symbol pin is selected for move; `1 i" |/ b+ B) v N) B
1058940 ALLEGRO_EDITOR INTERFACES IDF(PTC) out command output wrong angle value! t* r" r/ V9 `1 z" A8 H2 Q
1059037 CIS PLACE_DATABASE_P What enables the Refresh symbol libs option under hte update menu in CIS explorer
1059389 ALLEGRO_EDITOR MANUFACT about back drill analisys report
1059901 CONCEPT_HDL CORE Global Property Change and <<OCC_DELETED>> property value.1 N3 G: g8 t: f4 U7 B5 V5 y* h: r% @
1060428 ADW DESIGN_INIT ADW Flow Manager Copy Project fails to complete
1060589 F2B PACKAGERXL Packager Fails with ERROR(SPCOPK-1053): Cannot find a ppt part that matches the instance properties.
1060977 F2B DESIGNSYNC back annotate in 16.5 does not bring in already placed nets as global nets
1061223 CONCEPT_HDL CHECKPLUS What determines a passthru pin?
1061424 CONCEPT_HDL CORE Customer creates <<OCC_DELETED>> property values.+ s8 e- B8 i& w: A
1061572 ALLEGRO_EDITOR INTERACTIV Shortcut keys wont work after "Edit Text" command is finished.8 q8 p) M5 N! l
1061659 ALLEGRO_EDITOR DATABASE Unable to return drawing origin to 00
1062558 APD DXF_IF If set both in X and Y offset DXF only get one and not get absolutely value in 45 degree rotation4 `. B' ~3 t7 W- \( E5 G" H
1062982 ALLEGRO_EDITOR MODULES Module containg partitions has been imported to the main design and cant be refreshed.
1063284 PCB_LIBRARIAN OTHER PDV Save As is broken
1063658 ALLEGRO_EDITOR SCHEM_FTB Allegro Import Logic does not remove library defined diffpairs8 G8 X3 i1 E$ {" s) X0 ^. \
1063778 CONCEPT_HDL CHECKPLUS The hasSynonyms CheckPlus predicate is not returning true for all global signals.
1063924 CONCEPT_HDL CONSTRAINT_MGR Highlight the net between DE-HDL 16.5 and Constraint Manager.! B% o8 U0 b2 M+ d7 ~7 J
1064707 CONCEPT_HDL CHECKPLUS Rules Checker core dumps on design j; I, m; W9 U' P* L% K- h
1065124 PCB_LIBRARIAN SETUP PTF properties cannot be deleted from the setup in PDV
1065618 CONSTRAINT_MGR ANALYSIS DRCs on board but Constraint Manager shows the columns as green.
1065641 PCB_LIBRARIAN CORE PDV symbol editor is crashing when deleting a group using delete or CTRL+X
1065745 SIP_LAYOUT DATABASE The logic assign net command crashes the application6 ] ?: @0 C. t
1065860 ALLEGRO_EDITOR REPORTS Design crashes when running a padstack usage report8 A& C* f- A, @/ [& {$ W$ J4 y
1066051 ALLEGRO_EDITOR TESTPREP Auto Testprep generation creates TP with Testpoint to Component Locatin DRC
1066318 CONCEPT_HDL CREFER Issue with LOCATION visibility in flattened schematic/ S( [/ c8 X1 ^* G) k7 A
1067339 CONSTRAINT_MGR ANALYSIS Relative Propagation Delay analysis in the Partition file seems very inconsitent.
1067984 SIP_LAYOUT OTHER layer compare batch fails with write protected file
1068425 F2B DESIGNVARI Out of memory message in Variant Editor while 縞hange properties� command( W4 o1 E) v | |' _
1068547 ALLEGRO_EDITOR EDIT_ETCH Outward Fanout is not fanning out this 4 sided part as intended
1068966 SIP_LAYOUT DRC_CONSTRAINTS DRC update aborts on this design with ERROR -3000067
1069215 CAPTURE DATABASE Capture Crash on usnig a TCL utltiy to correct design7 S5 p* H" ~- y, k* A# c" d
1069517 SIP_LAYOUT DIE_EDITOR change die abstract pins tab default action from delete to modify$ s; T2 d: o2 E! H C9 U0 Z5 Q
1069915 ALLEGRO_EDITOR EDIT_ETCH Allegro hangs with when doing spread between voids, o8 H N. M# R$ N( W* |
1070007 ALLEGRO_EDITOR PLOTTING Export IPF omits drill figure characters for backdrill holes+ S& u( o" A& a) @( `; D! W: Y, z! N
1071722 SIP_RF DIEEXPORT Virtuoso SiP Architect not writing out pins to the .dra needed for LVS flow
1072067 APD EXTRACT When expoting using Extracta oblong pads with anyangle are abnormal
1072791 ALLEGRO_EDITOR DATABASE Database check cannot fix error and keep report the same issues cause artwork cannot export.7 W6 m' Y' A, d: B3 T2 _, i, k
1072806 CIS EXPLORE_DATABASE Query tab in CIS explorer doesn't show searh fields in 16.6% H: F4 _ u' u: e, o
1072843 ALLEGRO_EDITOR PLACEMENT The move command that was present in the right mouse pop up menu during manual placement is missing in 16.5
1072904 SIP_FLOW SIP_LAYOUT Probe pins not being mirrored in Die Editor correctly in Chip Down mode.
1073237 SIG_INTEGRITY GEOMETRY_EXTRACT Some nets has no result at Bus Simulation and Comprehensive simulation.0 }% P2 R3 Q: n) M1 }2 t- v+ A9 B
1073445 ALLEGRO_EDITOR GRAPHICS 'infinite cursor graphics fail -ghost copies as you move cursor2 U# y7 j: u( \' g1 S) z
1073464 SCM SCHGEN Schgen never completes.1 t$ |6 @- a7 q" G2 G# s7 n/ G
1073587 SIP_LAYOUT OTHER axlSpreadsheetSetWorksheet command clears the cells in memory
1073745 CONCEPT_HDL CORE Import design fails* p& m# `* |' J0 e6 j/ R4 \/ U( f
1073852 ALLEGRO_EDITOR INTERACTIV While doing a Copy Via use the last 'Copy Origin'
1074279 ADW DSN_MIGRATION Design Migration fails purge if there are cells with BODY_TYPE" r. J5 s Z8 A7 M
1074791 CONCEPT_HDL HDLDIRECT User gets port exists in schematic but not on symbol message even though the port does not exist8 Y) S4 T; D" e" O' V! A
1075135 ALLEGRO_EDITOR DRAFTING Ability to edit dimension text block in Instance Parameter
1075151 ALLEGRO_EDITOR SHAPE Cannot change global shape parameter back to thermal width oversize after having used fixed thermal
1075256 ALLEGRO_EDITOR OTHER Import > IPF in 16.5 is dropping data.8 P, a2 W z+ {: G0 w! I
1075853 ALLEGRO_EDITOR REPORTS please add "PART_NAME" at Extract UI8 V, ^! [2 T5 l% U6 Q9 o$ y' d
1075934 ALLEGRO_EDITOR DRAFTING Able to Changing Dimension Text Block$ D( i$ k. q- \' h0 n, C7 e) D
1075955 CAPTURE SCHEMATIC_EDITOR ZOOM in 16.6 using key "I" on keyboard in not centered on mouse pointer( A0 o% K" G* l: `$ w- R
1075964 ALLEGRO_EDITOR SHAPE Shape voiding is not consistent in conjunction with odd angle and arc traces
1076086 SIP_LAYOUT IMPORT_DATA missing wirebond after import SPD2" _1 P. H) C( z G& s3 ~
1076202 ALLEGRO_EDITOR EDIT_ETCH Allegro add connect causing crash after Hotfix
1076205 CAPTURE PRINT/PLOT/OUTPU : Printing of User Assigned RefDes
1076536 ALLEGRO_EDITOR DRC_CONSTR Embedded component which protrude out toward Top do not create DRC with Place Keepout on Top9 [% p3 ^& L5 X
1076538 CONCEPT_HDL CORE Property visibility changes in attribute form not updated in schematic canvas.
1076655 APD DXF_IF Dxf does not get offset value if die symbol padstack has offset value5 H4 S9 |" I, L. R! L
1076846 ALLEGRO_EDITOR EDIT_ETCH Grid snapping broken after slide in 16.6. |8 L4 v$ w4 q2 h! X6 s5 ?& S
1076891 ALLEGRO_EDITOR INTERACTIV Symbol rotation not displayed correctly when defined as a funckey
1076909 ALLEGRO_EDITOR DRC_CONSTR Allegro crashes while placing modules from database
1077084 CAPTURE NETGROUPS Crash on selecting bus when Enable Global ITC is unset
1077169 APD SHAPE Shape > Check is producing bogus results.3 y( D. `1 O3 x9 B4 _9 B7 t
1077572 ALLEGRO_EDITOR DATABASE Mechanical symbol created with 16.6 cannot be placed on board.
1077879 ALLEGRO_EDITOR SKILL Allegro Skill axlDBCreateFilmRec fails when 15th argument missing "draw hole only" for the first tim
1078380 SCM OTHER Custom template works in Windows but not Linux
1078497 ALLEGRO_EDITOR INTERFACES Import DXF does not seem to work correctly.2 D+ O0 _$ _+ b* R' w& |& k
1078682 ALLEGRO_EDITOR DRC_CONSTR Unaccetable slowness with Slide5 \, O- w* @/ j, b
1079082 ALLEGRO_EDITOR PLACEMENT Swap components, gives error SPMHGE-616, when symbols instead of components are selected for swapping8 s+ F8 L4 d; ] f9 T9 v& ]2 f8 p0 \
1079533 ALLEGRO_EDITOR PLACEMENT Swapping components in 16.6 results in Error "E-(SPMHGE-616): Symbol and layer embedding requirements do not match"
1079937 CAPTURE SCHEMATIC_EDITOR ZOOM in 16.6 is non uniform on text7 }; G& o7 B9 P' l" t9 I
1082582 ALLEGRO_EDITOR GRAPHICS Allegro hangs on a given testcase using the MMB zoom control
1082981 ALLEGRO_EDITOR SKILL Allegro crash while change the new symbol type as mechanical.) W" r: @. `' j g
1083230 SIP_LAYOUT SHAPE Shape fill in 16.6 releaase not fillilng shapes as good as it did in the 16.5 release. |
|