在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 949|回复: 4

[求助] 帮忙下载一篇论文,谢谢

[复制链接]
发表于 2024-7-15 16:28:29 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
https://dl.acm.org/doi/10.1016/j.mejo.2022.105572

A 12bit 250 MS/s 5.43fJ/conversion-step SAR ADC with adaptive asynchronous logic in 28 nm CMOS
[size=0.875]Authors: default-profile-1543932446943.jpg Ting Sun, default-profile-1543932446943.jpg Qi Yu, default-profile-1543932446943.jpg Daiguo Xu, default-profile-1543932446943.jpg Jing Li, default-profile-1543932446943.jpg Ke-Jun Wu, default-profile-1543932446943.jpg Zhong Zhang, default-profile-1543932446943.jpg Yun Pang, default-profile-1543932446943.jpg Yan Wang, and default-profile-1543932446943.jpg Ning NingAuthors Info & Claims
[size=0.875]Volume 128, Issue C
https://doi.org/10.1016/j.mejo.2022.1055

A 12-bit 250-MS/s adaptive asynchronous successive approximation registers analog-to-digital converter (SAR ADC) with a Non-binary segmented split capacitor array is proposed. The Non-binary bridge split capacitor array leads to much larger units with reduced total capacitance and allows for reducing digital-to-analog converter (DAC) settling time and power consumption. The reset time of the comparator is automatically and precisely adjusted according to the settling time required by each capacitor of the non-binary capacitor array, which accelerates the ADC quantization. With the proposed adaptive asynchronous logic (AAL), the settling time utilization will reach 98.6% and the overall ADC's speed can be increased by 30%. The circuit was designed in 28 nm CMOS technology. The mismatch of the capacitor is calibrated by the Least Mean Square (LMS) background calibration for high speed and low power consumption. Based on post-layout simulations, the ADC achieves a signal-to-noise distortion ratio (SNDR) of 67.92 dB at 250 MS/s sampling rate and consumes 2.76 mW, resulting in a figure of merit of 5.43fJ/conversion-step. The ADC core occupies an active area of only 100 μm × 350 μm.


发表于 2024-7-15 18:08:04 | 显示全部楼层
A 12bit 250 MSs 5.43fJconversion-step SAR ADC with adaptive asynchronous logic in 28 nm CMOS

A 12bit 250 MSs 5.43fJconversion-step SAR ADC with adaptive asynchronous logic i.pdf

4.23 MB, 下载次数: 33 , 下载积分: 资产 -3 信元, 下载支出 3 信元

 楼主| 发表于 2024-7-16 10:55:43 | 显示全部楼层


aiolos65 发表于 2024-7-15 18:08
A 12bit 250 MSs 5.43fJconversion-step SAR ADC with adaptive asynchronous logic in 28 nm CMOS


谢谢兄弟,have a nice day
发表于 2024-9-17 12:10:37 | 显示全部楼层
kan kan
发表于 2025-2-12 18:24:46 | 显示全部楼层
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条

小黑屋| 手机版| 关于我们| 联系我们| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2025-6-23 00:05 , Processed in 0.020239 second(s), 8 queries , Gzip On, MemCached On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表