在线咨询 切换到宽版
eetop公众号 创芯大讲堂 创芯人才网

 找回密码
 注册

手机号码,快捷登录

手机号码,快捷登录

搜全文
查看: 93|回复: 3

[资料] JSSC 2025 ADC 合集

[复制链接]
发表于 昨天 22:55 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

×




A 1-GS-s 11-b Time-Interleaved SAR ADC With Robust- Fast- and Accurate Autocorrelation-Based Background Timing-Skew Calibration.pdf
A 100 - 80 Flash LiDAR Sensor With In-Pixel Zoom-Histogramming TDC and Self-Referenced Single-Slope ADC Based on Analog Counters.pdf
A 12-bit 1.5-GS-s Single-Channel Pipelined SAR ADC With a Pipelined Residue Amplification Stage.pdf
A 12.8-GSs Time-Interleaved Sub-Sampling ADC Front End With 38-GHz Input Bandwidth and 39-dB SNDR .pdf
A 160-MHz BW 68-dB SNDR 36.2 mW Continuous-Time Pipelined -- ADC With DAC Image Prefiltering.pdf
A 2-GS-s Time-Interleaved ADC With Embedded Background Calibrations and a Novel Reference Buffer for Reduced Inter-Channel Crosstalk.pdf
A 2-mW 70.7-dB SNDR 200-MS-s Pipelined-SAR ADC Using Continuous-Time SAR-Assisted Detect-and-Skip and Open-Then-Close Correlated Level Shifting.pdf
A 2.72-fJ-Conversion-Step 13-bit SAR ADC With Wide Common-Mode Complementary Split Pre-Amplifier Comparator and Grounded-Finger CDAC.pdf
A 22 nm Floating-Point ReRAM Compute-in-Memory Macro Using Residue-Shared ADC for AI Edge Device.pdf
A 320-MHz NS TD-ADC-Assisted C-DT Hybrid Pipelined ADC With Single OTA Second-Order RAF.pdf
A 5-MS-s 16-bit Low-Noise and Low-Power Split Sampling SAR ADC With Eased Driving Burden.pdf
A 5-nm 60-GS-s 7b 64-Way Time Interleaved Partial Loop Unrolled SAR ADC Achieving 35.2dB SNDR up to 32 GHz.pdf
A 6-GHz Continuous-Time Bandpass -- ADC With Background Filter Calibration and -100 dBc IM3 for a Mixer-Less DAB Band III Receiver.pdf
A 7-bit 1.75-GS-s 6.9-fJ-conv.-step FoMw Loop-Unrolled Fully Asynchronous SAR ADC in 3-nm CMOS for a 224-Gb-s SerDes Receiver.pdf
A 71.5-dB SNDR 475-MS-s Ringamp-Based Pipelined SAR ADC With On-Chip Bit-Weight Calibration.pdf
A 93.6-dB SNDR Fully Dynamic CT-DT Noise-Shaping SAR ADC With Closed-Loop Capacitively Coupled Two-Stage FIA.pdf
A Compact Low-Power 16 b SAR ADC Using Reservoir-Charge-Redistributed DAC and Configurable FIA-Based Comparator.pdf
A Cryo-CMOS 800-MSs 7-bit Charge-Injection SAR ADC With Only 4-fF Input Capacitance and 64-dB SFDR .pdf
A Digital-Sampling PLL With a Second-Order Noise Shaping SAR ADC Phase Detector.pdf
A Fully Row-Column-Parallel MRAM in-Memory Computing Macro With Memory-Resistance Boosting and Weighted Multi-Column ADC Readout.pdf
A Rail-to-Rail Input NS-Pipelined-SAR ADC With Self-Boosted Input Impedance and Reused Residue Amplifier for Biosignal Acquisition.pdf
A Single-Channel 12-b 2-GS-s PVT-Robust Pipelined ADC With Sturdy Ring Amplifier and Time-Domain Quantizer.pdf
An Intrinsically Linear Multi-Rate Continuous-Time Zoom ADC Achieving 97.4-dB DR and 105.7-dB SFDR in 50-kHz Signal Bandwidth.pdf
An Intrinsically PVT Robust 10-bit 2.6-GS-s Dynamic Pipelined ADC With Dual-Path Time-Assisted Residue Generation Scheme.pdf


JSSC_2025_ADC.part1.rar

30 MB, 下载次数: 26 , 下载积分: 资产 -9 信元, 下载支出 9 信元

JSSC_2025_ADC.part2.rar

30 MB, 下载次数: 26 , 下载积分: 资产 -9 信元, 下载支出 9 信元

JSSC_2025_ADC.part3.rar

30 MB, 下载次数: 27 , 下载积分: 资产 -9 信元, 下载支出 9 信元

JSSC_2025_ADC.part4.rar

6.42 MB, 下载次数: 25 , 下载积分: 资产 -3 信元, 下载支出 3 信元

发表于 1 小时前 | 显示全部楼层
感谢分享
回复 支持 反对

使用道具 举报

发表于 1 小时前 | 显示全部楼层
感谢分享!
回复 支持 反对

使用道具 举报

发表于 半小时前 | 显示全部楼层
感谢资料分享
回复 支持 反对

使用道具 举报

您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /1 下一条

手机版| 小黑屋| 关于我们| 联系我们| 用户协议&隐私声明| 版权投诉通道| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 ) |网站地图

GMT+8, 2025-12-18 10:59 , Processed in 0.015708 second(s), 6 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表