在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 3762|回复: 3

Improve ESD Robustness in 130nm (Ming-Dou Ker)

[复制链接]
发表于 2007-5-5 10:50:31 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
Dummy-Gate Structure to Improve ESD Robustness in a Fully-Salicided
130-nm CMOS Technology without Using Extra Salicide-Blocking Mask

Hsin-Chyh Hsu and Ming-Dou Ker
Nanoelectronics and Gigascale Systems Lab.
Institute of Electronics, National Chiao-Tung University, Taiwan
E-mail: HCHsu@ieee.org

Abstract
NMOS with dummy-gate structure is proposed to
significantly improve electrostatic discharge (ESD)
robustness in a fully-salicided CMOS technology. By using
this structure, ESD current is discharged far away from
the salicided surface channel of NMOS, therefore the
NMOS can sustain a much higher ESD level. The HBM
(MM) ESD robustness of the NMOS with dummy-gate
structure (W/L = 480 μm/0.18 μm) has been successfully
improved from 0.5 kV (125 V) to 1.5 kV (325 V) in a
130-nm fully-salicided CMOS process. Under the same
layout area of the gate-grounded NMOS (ggNMOS), HBM
(MM) ESD level can be improved over 300% (260%) by
the proposed dummy-gate structure. The proposed
dummy-gate structure is fully process compatible to
general salicided CMOS processes without additional
mask, which is very cost-efficient for application in the IC
products.

ISQED2006_H-C Hsu.pdf

287.12 KB, 下载次数: 51 , 下载积分: 资产 -2 信元, 下载支出 2 信元

发表于 2007-5-8 00:15:43 | 显示全部楼层
thank you
发表于 2007-6-11 13:31:41 | 显示全部楼层
good stuff
发表于 2011-5-17 06:41:07 | 显示全部楼层
谢谢分享
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /2 下一条


小黑屋| 手机版| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-11-24 07:35 , Processed in 0.019596 second(s), 8 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表