在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 3147|回复: 3

[求助] how to break a timing loop

[复制链接]
发表于 2017-7-1 08:26:51 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
I got the information saying timng loop detected: nformation: Timing loop detected. (OPT-150)
I_ORCA_TOP/I_RISC_CORE/I_REG_FILE/REG_FILE_A_RAM_1/OEB1 I_ORCA_TOP/I_RISC_CORE/I_REG_FILE/REG_FILE_A_RAM_1/IO1[16]

and a lot of warning saying

Warning: Disabling timing arc between pins 'OEB1' and 'IO1[16]' on cell 'I_ORCA_TOP/I_RISC_CORE/I_REG_FILE/REG_FILE_A_RAM_1'
         to break a timing loop. (OPT-314)
Warning: Disabling timing arc between pins 'OEB1' and 'IO1[16]' on cell 'I_ORCA_TOP/I_RISC_CORE/I_REG_FILE/REG_FILE_A_RAM_1'
         to break a timing loop. (OPT-314)



They looked that DC is suggesting that I could disabling timing arc between OEB1 and IO1[16] to break a timing loop

Please help, how do I do that, disabling timing arc between OEB1 and IO1[16]
发表于 2017-7-3 10:44:08 | 显示全部楼层
insert DFF in the timing loop
 楼主| 发表于 2017-7-3 22:16:07 | 显示全部楼层
回复 2# swary

Thank you for replyingCould you explain more in details how?

Change the source code?
发表于 2017-7-4 08:19:59 | 显示全部楼层
I have no experience about it. Only has a little information about. I work on front-end.
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /3 下一条

小黑屋| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-4-18 17:21 , Processed in 0.028119 second(s), 6 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表