在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
楼主: lvwei_1024

[原创] 2013 springer新书:Multicore Systems On-Chip second edition

[复制链接]
发表于 2014-5-14 09:44:01 | 显示全部楼层
非常感谢楼主分享
发表于 2014-5-14 15:18:41 | 显示全部楼层
好书收藏。谢谢!
发表于 2014-6-19 19:31:34 | 显示全部楼层
謝謝分享!
发表于 2014-6-20 21:42:16 | 显示全部楼层
n cores n 牛
发表于 2014-7-3 09:23:14 | 显示全部楼层
谢谢楼主
发表于 2014-7-3 10:57:39 | 显示全部楼层
非常感谢
发表于 2014-7-3 11:09:15 | 显示全部楼层
非常感谢
发表于 2014-7-3 20:22:17 | 显示全部楼层
下来看看
发表于 2014-10-13 20:49:57 | 显示全部楼层
Book DescriptionPublication Date: August 5, 2013 | ISBN-10: 9491216910 | ISBN-13: 978-9491216916 | Edition: 2013
System on chips designs have evolved(发展) from fairly simple unicore, single memory designs to complex heterogeneous(多相的) multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet highcomputational(计算的) demands posed by latest consumer electronic devices, most current systems are based on such paradigm(范例), which represents a real revolution in many aspects in computing. The attraction of multicore processing for power reduction is compelling(强迫). By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional(比例的) to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running. As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy(层级), scalable(可攀登的) system interconnect(使互相连接), new programming paradigms, and efficient integration methodology(方法学) for connecting such heterogeneous cores into a single system capable of leveraging(杠杆作用) their individual flexibility(灵活性). Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively(迭代的) map the device’s functionality to a particular HW/SW partition a(划分)nd target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical b(分层的)us, point-to-point c(越过原野的)onnection, or Network-on-Chip. Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled l(重新集合)ater. This reflects the fact that certain processor jobs cannot be easily parallelized t(平行放置)o run concurrently o(兼)n multiple processing cores and that load balancing between processing cores – especially heterogeneous cores – is very difficult.
发表于 2014-10-13 20:50:41 | 显示全部楼层
好书一定要顶!谢谢楼主!
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /1 下一条

×

小黑屋| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-3-29 02:19 , Processed in 0.028262 second(s), 6 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表