在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 20162|回复: 65

[资料] 经典教材Advanced Digital Design with the Verilog HDL

[复制链接]
发表于 2013-8-14 01:44:56 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
经典教材Advanced Digital Design with the verilog hdl
Advanced Digital Design with the Verilog HDL.part1.rar (15 MB, 下载次数: 923 )

Advanced Digital Design with the Verilog HDL.part2.rar (15 MB, 下载次数: 870 )

Advanced Digital Design with the Verilog HDL.part3.rar (5.19 MB, 下载次数: 685 )

Review"I use VHDL in daily design job at Bell Labs. When I was asked to teach this advanced digital design course using Verilog, this example-rich book [Advanced Digital Design with the Verilog, HDL, 2e] helped me easily apply my design knowledge in Verilog. It is also very easy for students who first learn high-level design language to appreciate the power of design using Verilog, again via plenty of examples in the book." — Chen-Huan Chiang, Temple University

"I also like the chapter about RTL synthesis. There are books about logic synthesis but very few introduce RTL synthesis as clearly as this book." — Chen-Huan Chiang, Temple University

From the Back Cover
Behavioral modeling with a hardware description language (HDL) is the key to modern asic design. Readers preparing to contribute to a productive design team must know how to use a hardware description language at key stages of the design flow. This book is written for a course going beyond the basic principles and methods learned in a first course in digital design.
Our focus is on design methodology enabled by an HDL. Our goal is to build on a student's background from a first course in logic design by
  • reviewing basic principles of combinational and sequential logic,
  • introducing the use of HDLs in design,
  • emphasizing descriptive styles that will allow the reader to quickly design working circuits suitable for application-specific integrated circuit (ASIC) and/or field-programmable gate array (FPGA) implementation, and
  • providing in-depth design examples using modern design tools. Readers are encouraged to simplify, clarify, and verify their designs.

The Verilog hardware description language (IEEE Standard 1364) serves as a common framework supporting the design activities treated in this book, but our focus is on developing, verifying, and synthesizing designs of digital circuits, not on the Verilog language. Most students taking a second course in digital design will be familiar with at least one programming language and will be able to draw on that background in reading this text. We cover only the core and most widely used features of Verilog.
Chapter 1: Introduction to Digital Design Methodology
Chapter 2: Review of Combinational Logic Design
Chapter 3: Fundamentals of Sequential Logic Design
Chapter 4: Introduction to Logic Design with Verilog
Chapter 5: logic Design with Behavioral Models of Combinational and Sequential Logic
Chapter 6: Synthesis of Combinational and Sequential Logic
Chapter 7: Design and Synthesis of Datapath Controllers
Chapter 8: Programmable Logic and Storage Devices
Chapter 9: Algorithms and Architectures for Digital Processors
Chapter 10: Architectures for Arithmetic Processors
Chapter 11: Postsynthesis Design Tasks
Appendices
--This text refers to an out of print or unavailable edition of this title.
发表于 2013-8-14 11:46:19 | 显示全部楼层
多谢分享!支持一下!
发表于 2013-8-14 17:06:34 | 显示全部楼层
是第二版吗?
发表于 2013-8-14 17:24:32 | 显示全部楼层
原来是第一版,第二版已经出来了。
发表于 2013-8-14 22:10:29 | 显示全部楼层
是一本很不错的书,值得大家下来一看
发表于 2013-8-15 00:19:31 | 显示全部楼层
貌似不错~
发表于 2013-8-18 16:28:46 | 显示全部楼层
顶,看看
发表于 2014-1-2 21:32:15 | 显示全部楼层
kankan
发表于 2014-3-29 08:38:39 | 显示全部楼层
不错的书
发表于 2014-3-30 20:16:31 | 显示全部楼层
谢谢楼主!
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /1 下一条

×

小黑屋| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-3-28 19:45 , Processed in 0.045311 second(s), 10 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表