在线咨询
eetop公众号 创芯大讲堂 创芯人才网
切换到宽版

EETOP 创芯网论坛 (原名:电子顶级开发网)

手机号码,快捷登录

手机号码,快捷登录

找回密码

  登录   注册  

快捷导航
搜帖子
查看: 6640|回复: 26

[原创] [eetop首发]kindle版图书,附带相应pdf版本,只给拥有kindle的你

[复制链接]
发表于 2011-12-19 18:24:46 | 显示全部楼层 |阅读模式

马上注册,结交更多好友,享用更多功能,让你轻松玩转社区。

您需要 登录 才可以下载或查看,没有账号?注册

x
Creating Assertion-Based IP (Integrated Circuits and Systems)
[Kindle Edition]
111111111111.JPG
111111111111111111111111111111.GIF
Product Details
  • Format:
    Kindle Edition
  • File Size:
    3130 KB
  • Print Length:
    312 pages
  • Publisher:
    Springer; 1 edition (November 16, 2007)
  • Sold by: Amazon Digital Services
  • Language:
    English
  • ASIN:
    B001IDZ5OE

Product Description
This book presents formal testplanning guidelines with examples focused on creating assertion-based verification IP. It demonstrates a systematic process for formal specification and formal testplanning, and also demonstrates effective use of assertions languages beyond the traditional language construct discussions

Note that there many books published on assertion languages (such as Systemverilog assertions and PSL). Yet, none of them discuss the important process of testplanning and using these languages to create verification IP. This is the first book published on this subject.

From the Back CoverAssertion-based IP is much more than a comprehensive set of related assertions. It is a full-fledged reusable and configurable transaction-level verification component, which is used to detect both interesting and incorrect behaviors. Upon detecting interesting or incorrect behavior, the assertion-based IP alerts other verification components within a simulation environment, which are responsible for taking appropriate action. The focus of this book is to bring the assertion discussion up to a higher level and introduce a process for creating effective, reusable, assertion-based IP, which easily integrates with the user’s existing verification environment, in other words the testbench infrastructure. The guiding principles promoted in this book when creating an assertion-based IP monitor are: modularity—assertion-based IP should have a clear separation between detection and action clarity—assertion-based IP should be written initially focusing on capturing intent (versus optimizations) A unique feature of this book is the fully worked out, detailed examples. The concepts presented in the book are drawn from the authors’ experience developing assertion-based IP, as well as general assertion-based techniques. Creating Assertion-Based IP is an important resource for design and verification engineers. From the Foreword: Creating Assertion-Based IP "…reduces to process the creation of one of the most valuable kinds of VIP: assertion-based VIP…This book will serve as a valuable reference for years to come." Andrew Piziali, Sr. Design Verification Engineer Co-Author, ESL Design and Verification: A Prescription for Electronic System Level Methodology Author, Functional Verification Coverage Measurement and Analysis

KINDLE版
Creating Assertion-Based IP_mobi.rar (13.31 MB, 下载次数: 328 )
PDF版
Creating Assertion-Based IP.pdf (2.81 MB, 下载次数: 1643 )

Design of Systems on a Chip: Design and Test
[Kindle Edition]
22222222222.GIF

2222222222222222222.GIF
Product Details
  • Format:
    Kindle Edition
  • File Size:
    3792 KB
  • Print Length:
    244 pages
  • Page Numbers Source ISBN:
    0387324992
  • Publisher:
    Springer; 1 edition (October 3, 2006)
  • Sold by: Amazon Digital Services
  • Language:
    English
  • ASIN:
    B001B1VKEW


Product Description
Design of Systems on a Chip: Design&Test
is the second of two volumes addressing the design challenges associated with new generations of the semiconductor technology. The various chapters are the compilations of tutorials presented at workshops in the recent years by prominent authors from all over the world. Technology, productivity and quality are the main aspects under consideration to establish the major requirements for the design and test of upcoming systems on a chip. In particular this second book include contributions on three different, but complementary axes: core design, computer-aided design tools and test methods. A collection of chapters deal with the heterogeneity aspect of core designs, showing the diversity of parts that may share the same substrate in a state-of-the-art system on a chip. The second part of the book discusses CAD in three different levels of design abstraction, from system level to physical design. The third part deals with test methods. The topic is addressed from different viewpoints: in terms of chip complexity, test is discussed from the core and system prospective; in terms of signal heterogeneity, the digital, mixed-signal and microsystem prospective are considered.

Fault-tolerance in integrated circuits is not an exclusive concern regarding space designers or highly-reliable application engineers. Rather, designers of next generation products must cope with reduced margin noises due to technological advances. The continuous evolution of the fabrication technology process of semiconductor components, in terms of transistor geometry shrinking, power supply, speed, and logic density, has significantly reduced the reliability of very deep submicron integrated circuits, in face of the various internal and external sources of noise. The very popular Field Programmable Gate Arrays, customizable by SRAM cells, are a consequence of the integrated circuit evolution with millions of memory cells to implement the logic, embedded memories, routing, and more recently with embedded microprocessors cores. These re-programmable systems-on-chip platforms must be fault-tolerant to cope with present days requirements. This book discusses fault-tolerance techniques for SRAM-based Field Programmable Gate Arrays (FPGAs). It starts by showing the model of the problem and the upset effects in the programmable architecture. In the sequence, it shows the main fault tolerance techniques used nowadays to protect integrated circuits against errors. A large set of methods for designing fault tolerance systems in SRAM-based FPGAs is described. Some presented techniques are based on developing a new fault-tolerant architecture with new robustness FPGA elements. Other techniques are based on protecting the high-level hardware description before the synthesis in the FPGA. The reader has the flexibility of choosing the most suitable fault-tolerance technique for its project and to compare a set of fault tolerant techniques for programmable logic applications.

About the Author
Ricardo Reis is a former president of the Brazilian Computer Society and former vice-president of the Brazilian Microelectronics Society. He is now trustee of both societies. He is a trustee and former vice-president of the International Federation for Information Processing, IFIP. He received the Silver Core Award from IFIP. He is member of IFIP TC10 and WG 10.5. He is the Editor-in-Chief of the Journal of Integrated Circuits and Systems, JICS. Ricardo is also Member of the Editorial Board Latin America liaison of the IEEE D&T as Latin America liaison. He contributed to the organizing and program committees of several a large number of international conferences (like VLSI-SoC, ISVLSI, ISSS+CODES, PATMOS, RAW, LATW, SBCCI, IFIP World Congress, …) and he is a founder of the SBCCI conference series (Symposium on Integrated Circuits and Systems Design). He is also Editor of several books.

KINDLE版本


Design of Systems on a Chip: Design and test.rar (3.05 MB, 下载次数: 1540 )

PDF版本


Design of Systems on a Chip:Design and Test.pdf (2.8 MB, 下载次数: 1099 )
























发表于 2011-12-19 19:53:51 | 显示全部楼层
HOHO 多谢,我的kindle终于能看这个啦
发表于 2011-12-19 21:01:06 | 显示全部楼层
thanks
发表于 2011-12-19 22:11:58 | 显示全部楼层
回复 1# teaburg


    谢谢!!!
发表于 2011-12-20 02:38:32 | 显示全部楼层
IS this new ?
发表于 2011-12-22 23:33:05 | 显示全部楼层
呵呵 有点意思
发表于 2011-12-22 23:39:46 | 显示全部楼层
Thanks so much
发表于 2011-12-23 09:15:28 | 显示全部楼层
thanks
发表于 2011-12-23 12:31:46 | 显示全部楼层
啥意思啊?
啥叫kindle?不懂的问
 楼主| 发表于 2011-12-23 21:12:35 | 显示全部楼层
回复 11# robberxiong

    问度娘嘛。。。
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

站长推荐 上一条 /3 下一条

×

小黑屋| 关于我们| 联系我们| 在线咨询| 隐私声明| EETOP 创芯网
( 京ICP备:10050787号 京公网安备:11010502037710 )

GMT+8, 2024-4-20 04:58 , Processed in 0.036184 second(s), 9 queries , Gzip On, Redis On.

eetop公众号 创芯大讲堂 创芯人才网
快速回复 返回顶部 返回列表